1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
|
-- Copyright (C) 2002 Morgan Kaufmann Publishers, Inc
-- This file is part of VESTs (Vhdl tESTs).
-- VESTs is free software; you can redistribute it and/or modify it
-- under the terms of the GNU General Public License as published by the
-- Free Software Foundation; either version 2 of the License, or (at
-- your option) any later version.
-- VESTs is distributed in the hope that it will be useful, but WITHOUT
-- ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
-- FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
-- for more details.
-- You should have received a copy of the GNU General Public License
-- along with VESTs; if not, write to the Free Software Foundation,
-- Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
entity mem_read is
end entity mem_read;
architecture test of mem_read is
attribute trace : string;
subtype byte is bit_vector(7 downto 0);
type byte_vector is array (natural range <>) of byte;
type ram_bus is record
d : byte;
cmd, status, clk : bit;
end record ram_bus;
-- code from book
procedure mem_read ( address : in natural;
result : out byte_vector;
signal memory_bus : inout ram_bus ) is
attribute trace of address : constant is "integer/hex";
attribute trace of result : variable is "byte/multiple/hex";
attribute trace of memory_bus : signal is
"custom/command=rambus.cmd";
-- . . .
begin
-- . . .
-- not in book
report address'trace;
report result'trace;
report memory_bus'trace;
-- end not in book
end procedure mem_read;
-- end code from book
signal memory_bus : ram_bus;
begin
process is
variable address : natural;
variable result : byte_vector(0 to 3);
begin
mem_read ( address, result, memory_bus );
wait;
end process;
end architecture test;
|