blob: fb26e87110e1544e2e78c5853943ed91786e3798 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
|
-- Copyright (C) 2002 Morgan Kaufmann Publishers, Inc
-- This file is part of VESTs (Vhdl tESTs).
-- VESTs is free software; you can redistribute it and/or modify it
-- under the terms of the GNU General Public License as published by the
-- Free Software Foundation; either version 2 of the License, or (at
-- your option) any later version.
-- VESTs is distributed in the hope that it will be useful, but WITHOUT
-- ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
-- FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
-- for more details.
-- You should have received a copy of the GNU General Public License
-- along with VESTs; if not, write to the Free Software Foundation,
-- Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
library ieee; use ieee.std_logic_1164.all;
library ieee_proposed; use ieee_proposed.electrical_systems.all;
entity variable_comparator is
port ( terminal a : electrical;
terminal ref : electrical;
signal d : out std_ulogic );
end entity variable_comparator;
----------------------------------------------------------------
architecture ideal of variable_comparator is
quantity v_ref across ref;
quantity vin across a;
begin
comparator_behavior : process is
begin
if vin > v_ref then
d <= '1' after 5 ns;
else
d <= '0' after 5 ns;
end if;
wait on vin'above(v_ref / 2.0);
end process comparator_behavior;
end architecture ideal;
|