summaryrefslogtreecommitdiff
path: root/testsuite/vests/vhdl-93/billowitch/compliant/tc842.vhd
blob: 35e3847a752987fb06be7d34be86e765d10ed32d (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82

-- Copyright (C) 2001 Bill Billowitch.

-- Some of the work to develop this test suite was done with Air Force
-- support.  The Air Force and Bill Billowitch assume no
-- responsibilities for this software.

-- This file is part of VESTs (Vhdl tESTs).

-- VESTs is free software; you can redistribute it and/or modify it
-- under the terms of the GNU General Public License as published by the
-- Free Software Foundation; either version 2 of the License, or (at
-- your option) any later version. 

-- VESTs is distributed in the hope that it will be useful, but WITHOUT
-- ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
-- FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
-- for more details. 

-- You should have received a copy of the GNU General Public License
-- along with VESTs; if not, write to the Free Software Foundation,
-- Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA 

-- ---------------------------------------------------------------------
--
-- $Id: tc842.vhd,v 1.2 2001-10-26 16:30:00 paw Exp $
-- $Revision: 1.2 $
--
-- ---------------------------------------------------------------------

entity c01s03b01x00p04n01i00842ent_a is
end c01s03b01x00p04n01i00842ent_a;

architecture c01s03b01x00p04n01i00842arch_a of c01s03b01x00p04n01i00842ent_a is
begin
end c01s03b01x00p04n01i00842arch_a;

ENTITY c01s03b01x00p04n01i00842ent IS
END c01s03b01x00p04n01i00842ent;

ARCHITECTURE c01s03b01x00p04n01i00842arch OF c01s03b01x00p04n01i00842ent IS

BEGIN
  
  AA_BLK : block
    component FOUR
    end component;
  begin
    LH : FOUR;
    LR : FOUR;
    aaa_blk: block
    begin
    end block;
    L1: for I in 1 to 3 generate
    end generate;
  end block;

  TESTING: PROCESS
  BEGIN
    assert FALSE 
      report "***PASSED TEST: c01s03b01x00p04n01i00842"
      severity NOTE;
    wait;
  END PROCESS TESTING;

END c01s03b01x00p04n01i00842arch;

configuration c01s03b01x00p04n01i00842cfg of c01s03b01x00p04n01i00842ent is
  for c01s03b01x00p04n01i00842arch
    for AA_BLK
      for LH, LR : FOUR
        use entity work.c01s03b01x00p04n01i00842ent_a(c01s03b01x00p04n01i00842arch_a);
      end for;
      for aaa_blk
      end for;
      for L1 (1 to 2)                 --- No_failure_here
      end for;
      for L1 (3)
      end for;
    end for;
  end for;
end c01s03b01x00p04n01i00842cfg;