blob: 92c7a5f68708fa62b17b8650250bd32e5e70c263 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
|
-- Copyright (C) 2001 Bill Billowitch.
-- Some of the work to develop this test suite was done with Air Force
-- support. The Air Force and Bill Billowitch assume no
-- responsibilities for this software.
-- This file is part of VESTs (Vhdl tESTs).
-- VESTs is free software; you can redistribute it and/or modify it
-- under the terms of the GNU General Public License as published by the
-- Free Software Foundation; either version 2 of the License, or (at
-- your option) any later version.
-- VESTs is distributed in the hope that it will be useful, but WITHOUT
-- ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
-- FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
-- for more details.
-- You should have received a copy of the GNU General Public License
-- along with VESTs; if not, write to the Free Software Foundation,
-- Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
-- ---------------------------------------------------------------------
--
-- $Id: tc1328.vhd,v 1.2 2001-10-26 16:29:40 paw Exp $
-- $Revision: 1.2 $
--
-- ---------------------------------------------------------------------
package c08s04b01x00p03n03i01328pkg is
type MVL is ('0', '1', 'Z');
type TVECT is array (INTEGER RANGE <>) of MVL;
function BUSFUNC(INPUT: TVECT) return MVL;
subtype TS1 is BUSFUNC MVL;
type TSV is array (INTEGER RANGE <>) of TS1;
subtype WORD is TSV(1 downto 0);
end c08s04b01x00p03n03i01328pkg;
package body c08s04b01x00p03n03i01328pkg is
function BUSFUNC(INPUT: TVECT) return MVL is
variable RESOLVED_VALUE: MVL := 'Z';
begin
for I in INPUT'RANGE loop
if INPUT(I) /= 'Z' then
RESOLVED_VALUE := INPUT(I);
exit;
end if;
end loop;
return RESOLVED_VALUE;
end BUSFUNC;
end c08s04b01x00p03n03i01328pkg;
use WORK.c08s04b01x00p03n03i01328pkg.all;
ENTITY c08s04b01x00p03n03i01328ent IS
END c08s04b01x00p03n03i01328ent;
ARCHITECTURE c08s04b01x00p03n03i01328arch OF c08s04b01x00p03n03i01328ent IS
signal S1 : BIT :='1';
signal X : BUSFUNC MVL BUS;
BEGIN
TESTING: PROCESS
BEGIN
S1 <= transport '0' after 15 ns;
wait on S1;
if (S1 = '1') then
X <= '1';
else
X <= null after 5 ns;
end if;
wait for 6 ns;
assert NOT( X='Z' )
report "***PASSED TEST: c08s04b01x00p03n03i01328"
severity NOTE;
assert ( X='Z' )
report "***FAILED TEST: c08s04b01x00p03n03i01328 - The driver of the signal of the signal is turned off when the waveform element consists of the reserved word 'null' and an optional after clasuse."
severity ERROR;
wait;
END PROCESS TESTING;
END c08s04b01x00p03n03i01328arch;
|