blob: c840b98ea1d5fe98de35b5f747f3da1a185d54cc (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
|
-- Copyright (C) 1996 Morgan Kaufmann Publishers, Inc
-- This file is part of VESTs (Vhdl tESTs).
-- VESTs is free software; you can redistribute it and/or modify it
-- under the terms of the GNU General Public License as published by the
-- Free Software Foundation; either version 2 of the License, or (at
-- your option) any later version.
-- VESTs is distributed in the hope that it will be useful, but WITHOUT
-- ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
-- FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
-- for more details.
-- You should have received a copy of the GNU General Public License
-- along with VESTs; if not, write to the Free Software Foundation,
-- Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
-- ---------------------------------------------------------------------
--
-- $Id: ch_19_qsimt.vhd,v 1.2 2001-10-26 16:29:36 paw Exp $
-- $Revision: 1.2 $
--
-- ---------------------------------------------------------------------
--use std.textio.line;
use std.textio.all;
package qsim_types is
constant name_max_length : natural := 20;
type token_id_type is range 0 to integer'high;
type token_type is record
source_name : string(1 to name_max_length);
source_name_length : natural;
id : token_id_type;
creation_time : time;
end record;
type token_vector is array (positive range <>) of token_type;
type arc_type is record
transaction : boolean; -- flips when an arc changes
token : token_type;
end record arc_type;
type arc_vector is array (positive range <>) of arc_type;
type info_detail_type is (none, summary, trace);
procedure write ( L : inout line; t : in token_type;
creation_time_unit : in time := ns );
end package qsim_types;
|