1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
|
-- GHDL Run Time (GRT) - FST generator.
-- Copyright (C) 2014 Tristan Gingold
--
-- GHDL is free software; you can redistribute it and/or modify it under
-- the terms of the GNU General Public License as published by the Free
-- Software Foundation; either version 2, or (at your option) any later
-- version.
--
-- GHDL is distributed in the hope that it will be useful, but WITHOUT ANY
-- WARRANTY; without even the implied warranty of MERCHANTABILITY or
-- FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
-- for more details.
--
-- You should have received a copy of the GNU General Public License
-- along with GCC; see the file COPYING. If not, write to the Free
-- Software Foundation, 59 Temple Place - Suite 330, Boston, MA
-- 02111-1307, USA.
--
-- As a special exception, if other files instantiate generics from this
-- unit, or you link this unit with other files to produce an executable,
-- this unit does not by itself cause the resulting executable to be
-- covered by the GNU General Public License. This exception does not
-- however invalidate any other reasons why the executable file might be
-- covered by the GNU Public License.
with Interfaces; use Interfaces;
with Interfaces.C;
with System; use System;
with Grt.Types; use Grt.Types;
with Grt.Fst_Api; use Grt.Fst_Api;
with Grt.Vcd; use Grt.Vcd;
with Grt.Avhpi; use Grt.Avhpi;
with System.Storage_Elements; -- Work around GNAT bug.
pragma Unreferenced (System.Storage_Elements);
with Grt.Errors; use Grt.Errors;
with Grt.Signals; use Grt.Signals;
with Grt.Table;
with Grt.Astdio; use Grt.Astdio;
with Grt.Hooks; use Grt.Hooks;
with Grt.Rtis; use Grt.Rtis;
with Grt.Rtis_Types; use Grt.Rtis_Types;
with Grt.Vstrings;
pragma Elaborate_All (Grt.Table);
package body Grt.Fst is
Context : fstContext := Null_fstContext;
-- Index type of the table of vcd variables to dump.
type Fst_Index_Type is new Integer;
-- Return TRUE if OPT is an option for FST.
function Fst_Option (Opt : String) return Boolean
is
F : constant Natural := Opt'First;
Fst_Filename : String_Access;
begin
if Opt'Length < 6 or else Opt (F .. F + 5) /= "--fst=" then
return False;
end if;
if Context /= Null_fstContext then
Error ("--fst: file already set");
return True;
end if;
-- Add an extra NUL character.
Fst_Filename := new String (1 .. Opt'Length - 6 + 1);
Fst_Filename (1 .. Opt'Length - 6) := Opt (F + 6 .. Opt'Last);
Fst_Filename (Fst_Filename'Last) := NUL;
Context := fstWriterCreate
(To_Ghdl_C_String (Fst_Filename.all'Address), 1);
if Context = Null_fstContext then
Error_C ("fst: cannot open ");
Error_E (Fst_Filename (Fst_Filename'First .. Fst_Filename'Last - 1));
end if;
return True;
end Fst_Option;
procedure Fst_Help is
begin
Put_Line (" --fst=FILENAME dump signal values into an FST file");
end Fst_Help;
-- Called before elaboration.
procedure Fst_Init
is
Version : constant String := "GHDL FST v0" & NUL;
begin
if Context = Null_fstContext then
return;
end if;
fstWriterSetFileType (Context, FST_FT_VHDL);
fstWriterSetPackType (Context, FST_WR_PT_LZ4);
fstWriterSetTimescale (Context, -15); -- fs
fstWriterSetVersion (Context, To_Ghdl_C_String (Version'Address));
fstWriterSetRepackOnClose (Context, 1);
fstWriterSetParallelMode (Context, 0);
end Fst_Init;
type Fst_Sig_Info is record
Wire : Verilog_Wire_Info;
Hand : fstHandle;
end record;
package Fst_Table is new Grt.Table
(Table_Component_Type => Fst_Sig_Info,
Table_Index_Type => Fst_Index_Type,
Table_Low_Bound => 0,
Table_Initial => 32);
procedure Avhpi_Error (Err : AvhpiErrorT)
is
pragma Unreferenced (Err);
begin
Put_Line ("Fst.Avhpi_Error!");
end Avhpi_Error;
procedure Fst_Add_Signal (Sig : VhpiHandleT)
is
Vcd_El : Verilog_Wire_Info;
Vt : fstVarType;
Sdt : fstSupplementalDataType;
Dir : fstVarDir;
Len : Interfaces.C.unsigned;
Name : String (1 .. 128);
Name_Len : Natural;
Hand : fstHandle;
begin
Get_Verilog_Wire (Sig, Vcd_El);
case Vcd_El.Kind is
when Vcd_Bad =>
-- Not handled.
return;
when Vcd_Bool =>
Vt := FST_VT_VCD_REG;
Len := 1;
Sdt := FST_SDT_VHDL_BOOLEAN;
when Vcd_Integer32 =>
Vt := FST_VT_VCD_INTEGER;
Len := 1;
Sdt := FST_SDT_VHDL_INTEGER;
when Vcd_Float64 =>
Vt := FST_VT_VCD_REAL;
Len := 1;
Sdt := FST_SDT_VHDL_REAL;
when Vcd_Bit =>
Vt := FST_VT_VCD_REG;
Len := 1;
Sdt := FST_SDT_VHDL_BIT;
when Vcd_Stdlogic =>
Vt := FST_VT_VCD_REG;
Len := 1;
Sdt := FST_SDT_VHDL_STD_LOGIC;
when Vcd_Bitvector =>
Vt := FST_VT_VCD_REG;
Len := Interfaces.C.unsigned (Vcd_El.Irange.I32.Len);
Sdt := FST_SDT_VHDL_BIT_VECTOR;
when Vcd_Stdlogic_Vector =>
Vt := FST_VT_VCD_REG;
Len := Interfaces.C.unsigned (Vcd_El.Irange.I32.Len);
Sdt := FST_SDT_VHDL_STD_LOGIC_VECTOR;
end case;
if Vhpi_Get_Kind (Sig) = VhpiPortDeclK then
case Vhpi_Get_Mode (Sig) is
when VhpiInMode =>
Dir := FST_VD_INPUT;
when VhpiInoutMode =>
Dir := FST_VD_INOUT;
when VhpiBufferMode =>
Dir := FST_VD_BUFFER;
when VhpiLinkageMode =>
Dir := FST_VD_LINKAGE;
when VhpiOutMode =>
Dir := FST_VD_OUTPUT;
when VhpiErrorMode =>
Dir := FST_VD_IMPLICIT;
end case;
else
Dir := FST_VD_IMPLICIT;
end if;
Vhpi_Get_Str (VhpiNameP, Sig, Name, Name_Len);
if Name_Len >= Name'Length
or else Vcd_El.Irange /= null
then
declare
Name2 : String (1 .. Name_Len + 3 + 2 * 11 + 1);
procedure Append (N : Ghdl_I32)
is
Num : String (1 .. 11);
Num_First : Natural;
Num_Len : Natural;
begin
Grt.Vstrings.To_String (Num, Num_First, N);
Num_Len := Num'Last - Num_First + 1;
Name2 (Name_Len + 1 .. Name_Len + Num_Len) :=
Num (Num_First .. Num'Last);
Name_Len := Name_Len + Num_Len;
end Append;
begin
Vhpi_Get_Str (VhpiNameP, Sig, Name2, Name_Len);
if Vcd_El.Irange /= null then
Name2 (Name_Len + 1) := '[';
Name_Len := Name_Len + 1;
Append (Vcd_El.Irange.I32.Left);
Name2 (Name_Len + 1) := ':';
Name_Len := Name_Len + 1;
Append (Vcd_El.Irange.I32.Right);
Name2 (Name_Len + 1) := ']';
Name_Len := Name_Len + 1;
end if;
Name2 (Name_Len + 1) := NUL;
Name_Len := Name_Len + 1;
Hand := fstWriterCreateVar2
(Context, Vt, Dir, Len, To_Ghdl_C_String (Name2'Address),
Null_fstHandle, null, FST_SVT_VHDL_SIGNAL, Sdt);
end;
else
Name (Name_Len) := NUL;
Hand := fstWriterCreateVar2
(Context, Vt, Dir, Len, To_Ghdl_C_String (Name'Address),
Null_fstHandle, null, FST_SVT_VHDL_SIGNAL, Sdt);
end if;
Fst_Table.Append (Fst_Sig_Info'(Wire => Vcd_El, Hand => Hand));
end Fst_Add_Signal;
procedure Fst_Put_Hierarchy (Inst : VhpiHandleT);
procedure Fst_Put_Scope (Scope : fstScopeType; Decl : VhpiHandleT)
is
Name : String (1 .. 128);
Name_Len : Integer;
begin
Vhpi_Get_Str (VhpiNameP, Decl, Name, Name_Len);
if Name_Len < Name'Last then
Name (Name_Len + 1) := NUL;
else
-- Truncate
Name (Name'Last) := NUL;
end if;
fstWriterSetScope
(Context, Scope, To_Ghdl_C_String (Name'Address), null);
Fst_Put_Hierarchy (Decl);
fstWriterSetUpscope (Context);
end Fst_Put_Scope;
procedure Fst_Put_Hierarchy (Inst : VhpiHandleT)
is
Decl_It : VhpiHandleT;
Decl : VhpiHandleT;
Error : AvhpiErrorT;
begin
Vhpi_Iterator (VhpiDecls, Inst, Decl_It, Error);
if Error /= AvhpiErrorOk then
Avhpi_Error (Error);
return;
end if;
-- Extract signals.
loop
Vhpi_Scan (Decl_It, Decl, Error);
exit when Error = AvhpiErrorIteratorEnd;
if Error /= AvhpiErrorOk then
Avhpi_Error (Error);
return;
end if;
case Vhpi_Get_Kind (Decl) is
when VhpiPortDeclK
| VhpiSigDeclK =>
Fst_Add_Signal (Decl);
when others =>
null;
end case;
end loop;
-- Extract sub-scopes.
Vhpi_Iterator (VhpiInternalRegions, Inst, Decl_It, Error);
if Error /= AvhpiErrorOk then
Avhpi_Error (Error);
return;
end if;
loop
Vhpi_Scan (Decl_It, Decl, Error);
exit when Error = AvhpiErrorIteratorEnd;
if Error /= AvhpiErrorOk then
Avhpi_Error (Error);
return;
end if;
case Vhpi_Get_Kind (Decl) is
when VhpiIfGenerateK =>
Fst_Put_Scope (FST_ST_VHDL_IF_GENERATE, Decl);
when VhpiForGenerateK =>
Fst_Put_Scope (FST_ST_VHDL_FOR_GENERATE, Decl);
when VhpiBlockStmtK =>
Fst_Put_Scope (FST_ST_VHDL_BLOCK, Decl);
when VhpiCompInstStmtK =>
Fst_Put_Scope (FST_ST_VHDL_ARCHITECTURE, Decl);
when others =>
null;
end case;
end loop;
end Fst_Put_Hierarchy;
procedure Fst_Put_Integer32 (Hand : fstHandle; V : Ghdl_U32)
is
Str : String (1 .. 32);
Val : Ghdl_U32;
begin
Val := V;
for I in Str'Range loop
Str (I) := Character'Val (Character'Pos ('0') + (Val and 1));
Val := Val / 2;
end loop;
fstWriterEmitValueChange (Context, Hand, Str'Address);
end Fst_Put_Integer32;
procedure Fst_Put_Var (I : Fst_Index_Type)
is
From_Bit : constant array (Ghdl_B1) of Character := "01";
type Map_Type is array (Ghdl_E8 range 0 .. 8) of Character;
From_Std : constant Map_Type := "UX01ZWLH-";
V : Fst_Sig_Info renames Fst_Table.Table (I);
Len : Ghdl_Index_Type;
Hand : constant fstHandle := V.Hand;
Sig : constant Signal_Arr_Ptr := V.Wire.Sigs;
begin
if V.Wire.Irange = null then
Len := 1;
else
Len := V.Wire.Irange.I32.Len;
end if;
case V.Wire.Val is
when Vcd_Effective =>
case V.Wire.Kind is
when Vcd_Bit
| Vcd_Bool
| Vcd_Bitvector =>
declare
Str : Std_String_Uncons (0 .. Len - 1);
begin
for I in Str'Range loop
Str (I) := From_Bit (Sig (I).Value.B1);
end loop;
fstWriterEmitValueChange (Context, Hand, Str'Address);
end;
when Vcd_Stdlogic
| Vcd_Stdlogic_Vector =>
declare
Str : Std_String_Uncons (0 .. Len - 1);
begin
for I in Str'Range loop
Str (I) := From_Std (Sig (I).Value.E8);
end loop;
fstWriterEmitValueChange (Context, Hand, Str'Address);
end;
when Vcd_Integer32 =>
Fst_Put_Integer32 (Hand, Sig (0).Value.E32);
when Vcd_Float64 =>
null;
when Vcd_Bad =>
null;
end case;
when Vcd_Driving =>
case V.Wire.Kind is
when Vcd_Bit
| Vcd_Bool
| Vcd_Bitvector =>
declare
Str : Std_String_Uncons (0 .. Len - 1);
begin
for I in Str'Range loop
Str (I) := From_Bit (Sig (I).Driving_Value.B1);
end loop;
fstWriterEmitValueChange (Context, Hand, Str'Address);
end;
when Vcd_Stdlogic
| Vcd_Stdlogic_Vector =>
declare
Str : Std_String_Uncons (0 .. Len - 1);
begin
for I in Str'Range loop
Str (I) := From_Std (Sig (I).Driving_Value.E8);
end loop;
fstWriterEmitValueChange (Context, Hand, Str'Address);
end;
when Vcd_Integer32 =>
Fst_Put_Integer32 (Hand, Sig (0).Driving_Value.E32);
when Vcd_Float64 =>
null;
when Vcd_Bad =>
null;
end case;
end case;
end Fst_Put_Var;
procedure Fst_Cycle;
-- Called after elaboration.
procedure Fst_Start
is
Root : VhpiHandleT;
begin
-- Do nothing if there is no VCD file to generate.
if Context = Null_fstContext then
return;
end if;
-- Be sure the RTI of std_ulogic is set.
Search_Types_RTI;
-- Put hierarchy.
Get_Root_Inst (Root);
Fst_Put_Hierarchy (Root);
Register_Cycle_Hook (Fst_Cycle'Access);
end Fst_Start;
-- Called before each non delta cycle.
procedure Fst_Cycle is
begin
-- Disp values.
fstWriterEmitTimeChange (Context, Unsigned_64 (Cycle_Time));
if Cycle_Time = 0 then
-- Disp all values.
for I in Fst_Table.First .. Fst_Table.Last loop
Fst_Put_Var (I);
end loop;
else
-- Disp only values changed.
for I in Fst_Table.First .. Fst_Table.Last loop
if Verilog_Wire_Changed (Fst_Table.Table (I).Wire, Cycle_Time) then
Fst_Put_Var (I);
end if;
end loop;
end if;
end Fst_Cycle;
-- Called at the end of the simulation.
procedure Fst_End is
begin
if Context /= Null_fstContext then
fstWriterClose (Context);
Context := Null_fstContext;
end if;
end Fst_End;
Fst_Hooks : aliased constant Hooks_Type :=
(Option => Fst_Option'Access,
Help => Fst_Help'Access,
Init => Fst_Init'Access,
Start => Fst_Start'Access,
Finish => Fst_End'Access);
procedure Register is
begin
Register_Hooks (Fst_Hooks'Access);
end Register;
end Grt.Fst;
|