diff options
Diffstat (limited to 'testsuite/vests/vhdl-93/billowitch/compliant/tc772.vhd')
-rw-r--r-- | testsuite/vests/vhdl-93/billowitch/compliant/tc772.vhd | 66 |
1 files changed, 66 insertions, 0 deletions
diff --git a/testsuite/vests/vhdl-93/billowitch/compliant/tc772.vhd b/testsuite/vests/vhdl-93/billowitch/compliant/tc772.vhd new file mode 100644 index 0000000..81b3350 --- /dev/null +++ b/testsuite/vests/vhdl-93/billowitch/compliant/tc772.vhd @@ -0,0 +1,66 @@ + +-- Copyright (C) 2001 Bill Billowitch. + +-- Some of the work to develop this test suite was done with Air Force +-- support. The Air Force and Bill Billowitch assume no +-- responsibilities for this software. + +-- This file is part of VESTs (Vhdl tESTs). + +-- VESTs is free software; you can redistribute it and/or modify it +-- under the terms of the GNU General Public License as published by the +-- Free Software Foundation; either version 2 of the License, or (at +-- your option) any later version. + +-- VESTs is distributed in the hope that it will be useful, but WITHOUT +-- ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or +-- FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License +-- for more details. + +-- You should have received a copy of the GNU General Public License +-- along with VESTs; if not, write to the Free Software Foundation, +-- Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA + +-- --------------------------------------------------------------------- +-- +-- $Id: tc772.vhd,v 1.2 2001-10-26 16:30:00 paw Exp $ +-- $Revision: 1.2 $ +-- +-- --------------------------------------------------------------------- + +ENTITY c01s01b01x02p08n01i00772ent_a IS + port ( C1 : inout Bit ; + C2 : out Bit ); +END c01s01b01x02p08n01i00772ent_a; + +ARCHITECTURE c01s01b01x02p08n01i00772arch_a OF c01s01b01x02p08n01i00772ent_a IS + +BEGIN + c2 <= c1; +END c01s01b01x02p08n01i00772arch_a; + + + +ENTITY c01s01b01x02p08n01i00772ent IS + port ( P1 : inout Bit ; + P2 : out Bit ); +END c01s01b01x02p08n01i00772ent; + +ARCHITECTURE c01s01b01x02p08n01i00772arch OF c01s01b01x02p08n01i00772ent IS + component c01s01b01x02p08n01i00772ent_b + port ( C1 : inout Bit ; + C2 : out Bit ); + end component ; + for L : c01s01b01x02p08n01i00772ent_b use entity work.c01s01b01x02p08n01i00772ent_a(c01s01b01x02p08n01i00772arch_a); +BEGIN + L : c01s01b01x02p08n01i00772ent_b port map (p1, p2); + --Failure_here + TESTING: PROCESS + BEGIN + assert FALSE + report "***PASSED TEST: c01s01b01x02p08n01i00772" + severity NOTE; + wait; + END PROCESS TESTING; + +END c01s01b01x02p08n01i00772arch; |