summaryrefslogtreecommitdiff
path: root/src/SubcircuitLibrary/4_bit_FA/4_OR.sub
blob: 53fc8b332eb1bcdab8481496d15d8493818cfa59 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
* Subcircuit 4_OR
.subckt 4_OR net-_u1-pad1_ net-_u1-pad2_ net-_u1-pad3_ net-_u1-pad4_ net-_u1-pad5_ 
* c:\users\malli\esim\src\subcircuitlibrary\4_or\4_or.cir
* u2  net-_u1-pad1_ net-_u1-pad2_ net-_u2-pad3_ d_or
* u3  net-_u1-pad3_ net-_u1-pad4_ net-_u3-pad3_ d_or
* u4  net-_u2-pad3_ net-_u3-pad3_ net-_u1-pad5_ d_or
a1 [net-_u1-pad1_ net-_u1-pad2_ ] net-_u2-pad3_ u2
a2 [net-_u1-pad3_ net-_u1-pad4_ ] net-_u3-pad3_ u3
a3 [net-_u2-pad3_ net-_u3-pad3_ ] net-_u1-pad5_ u4
* Schematic Name: d_or, NgSpice Name: d_or
.model u2 d_or(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 )
* Schematic Name: d_or, NgSpice Name: d_or
.model u3 d_or(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 )
* Schematic Name: d_or, NgSpice Name: d_or
.model u4 d_or(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 )
* Control Statements

.ends 4_OR