summaryrefslogtreecommitdiff
path: root/src/SubcircuitLibrary/4012/4012.cir.out
blob: c43dda8cf2f8997256201eae34e09ef6e9ac7b43 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
* c:\users\malli\esim\src\subcircuitlibrary\4012\4012.cir

* u8  net-_u6-pad3_ net-_u1-pad1_ d_inverter
* u9  net-_u7-pad3_ net-_u1-pad13_ d_inverter
* u1  net-_u1-pad1_ net-_u1-pad2_ net-_u1-pad3_ net-_u1-pad4_ net-_u1-pad5_ ? ? ? net-_u1-pad9_ net-_u1-pad10_ net-_u1-pad11_ net-_u1-pad12_ net-_u1-pad13_ ? port
* u4  net-_u1-pad9_ net-_u1-pad10_ net-_u4-pad3_ d_and
* u5  net-_u1-pad11_ net-_u1-pad12_ net-_u5-pad3_ d_and
* u7  net-_u4-pad3_ net-_u5-pad3_ net-_u7-pad3_ d_and
* u6  net-_u2-pad3_ net-_u3-pad3_ net-_u6-pad3_ d_and
* u3  net-_u1-pad4_ net-_u1-pad5_ net-_u3-pad3_ d_and
* u2  net-_u1-pad2_ net-_u1-pad3_ net-_u2-pad3_ d_and
a1 net-_u6-pad3_ net-_u1-pad1_ u8
a2 net-_u7-pad3_ net-_u1-pad13_ u9
a3 [net-_u1-pad9_ net-_u1-pad10_ ] net-_u4-pad3_ u4
a4 [net-_u1-pad11_ net-_u1-pad12_ ] net-_u5-pad3_ u5
a5 [net-_u4-pad3_ net-_u5-pad3_ ] net-_u7-pad3_ u7
a6 [net-_u2-pad3_ net-_u3-pad3_ ] net-_u6-pad3_ u6
a7 [net-_u1-pad4_ net-_u1-pad5_ ] net-_u3-pad3_ u3
a8 [net-_u1-pad2_ net-_u1-pad3_ ] net-_u2-pad3_ u2
* Schematic Name: d_inverter, NgSpice Name: d_inverter
.model u8 d_inverter(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 ) 
* Schematic Name: d_inverter, NgSpice Name: d_inverter
.model u9 d_inverter(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 ) 
* Schematic Name: d_and, NgSpice Name: d_and
.model u4 d_and(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 ) 
* Schematic Name: d_and, NgSpice Name: d_and
.model u5 d_and(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 ) 
* Schematic Name: d_and, NgSpice Name: d_and
.model u7 d_and(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 ) 
* Schematic Name: d_and, NgSpice Name: d_and
.model u6 d_and(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 ) 
* Schematic Name: d_and, NgSpice Name: d_and
.model u3 d_and(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 ) 
* Schematic Name: d_and, NgSpice Name: d_and
.model u2 d_and(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 ) 
.tran 0e-00 0e-00 0e-00

* Control Statements 
.control
run
print allv > plot_data_v.txt
print alli > plot_data_i.txt
.endc
.end