summaryrefslogtreecommitdiff
path: root/library/SubcircuitLibrary/esim_ic_files/sn54ls72/jkff.sub
blob: 2d2926183844d077afa20019a3de7eeef0afd10a (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
* Subcircuit jkff
.subckt jkff net-_u1-pad1_ net-_u1-pad2_ net-_u1-pad3_ net-_u1-pad4_ net-_u1-pad5_ 
* c:\users\shanthipriya\desktop\madeeasy\fossee\esim\library\subcircuitlibrary\jkff\jkff.cir
* u2  net-_u1-pad5_ net-_u1-pad1_ net-_u2-pad3_ d_nand
* u4  net-_u2-pad3_ net-_u1-pad2_ net-_u4-pad3_ d_nand
* u3  net-_u1-pad3_ net-_u1-pad4_ net-_u3-pad3_ d_nand
* u5  net-_u3-pad3_ net-_u1-pad2_ net-_u5-pad3_ d_nand
* u6  net-_u4-pad3_ net-_u1-pad5_ net-_u1-pad4_ d_nand
* u7  net-_u1-pad4_ net-_u5-pad3_ net-_u1-pad5_ d_nand
a1 [net-_u1-pad5_ net-_u1-pad1_ ] net-_u2-pad3_ u2
a2 [net-_u2-pad3_ net-_u1-pad2_ ] net-_u4-pad3_ u4
a3 [net-_u1-pad3_ net-_u1-pad4_ ] net-_u3-pad3_ u3
a4 [net-_u3-pad3_ net-_u1-pad2_ ] net-_u5-pad3_ u5
a5 [net-_u4-pad3_ net-_u1-pad5_ ] net-_u1-pad4_ u6
a6 [net-_u1-pad4_ net-_u5-pad3_ ] net-_u1-pad5_ u7
* Schematic Name:                             d_nand, NgSpice Name: d_nand
.model u2 d_nand(rise_delay=1.0e-9 fall_delay=1.0e-9 input_load=1.0e-12 )
* Schematic Name:                             d_nand, NgSpice Name: d_nand
.model u4 d_nand(rise_delay=1.0e-9 fall_delay=1.0e-9 input_load=1.0e-12 )
* Schematic Name:                             d_nand, NgSpice Name: d_nand
.model u3 d_nand(rise_delay=1.0e-9 fall_delay=1.0e-9 input_load=1.0e-12 )
* Schematic Name:                             d_nand, NgSpice Name: d_nand
.model u5 d_nand(rise_delay=1.0e-9 fall_delay=1.0e-9 input_load=1.0e-12 )
* Schematic Name:                             d_nand, NgSpice Name: d_nand
.model u6 d_nand(rise_delay=1.0e-9 fall_delay=1.0e-9 input_load=1.0e-12 )
* Schematic Name:                             d_nand, NgSpice Name: d_nand
.model u7 d_nand(rise_delay=1.0e-9 fall_delay=1.0e-9 input_load=1.0e-12 )
* Control Statements

.ends jkff