summaryrefslogtreecommitdiff
path: root/library/SubcircuitLibrary/esim_ic_files/cdx4ac283/half_adder.sub
diff options
context:
space:
mode:
authorSumanto Kar2025-06-14 17:58:58 +0530
committerGitHub2025-06-14 17:58:58 +0530
commiteaf176100fc3c4eb20dab7f8293fa5d09f3409da (patch)
tree19078474dd4fe389cb4a0496df56d2cf56fe2273 /library/SubcircuitLibrary/esim_ic_files/cdx4ac283/half_adder.sub
parent7975bc597123cab9d82f26262ea23f1e03282422 (diff)
parentfe3e9dcb6f62796ff392d7ec68febbd0a82e318b (diff)
downloadeSim-master.tar.gz
eSim-master.tar.bz2
eSim-master.zip
Merge pull request #363 from Shanthipriya20/masterHEADmaster
Subcircuitfiles Files of ICs (Contributor : Shanthi priya)
Diffstat (limited to 'library/SubcircuitLibrary/esim_ic_files/cdx4ac283/half_adder.sub')
-rw-r--r--library/SubcircuitLibrary/esim_ic_files/cdx4ac283/half_adder.sub14
1 files changed, 14 insertions, 0 deletions
diff --git a/library/SubcircuitLibrary/esim_ic_files/cdx4ac283/half_adder.sub b/library/SubcircuitLibrary/esim_ic_files/cdx4ac283/half_adder.sub
new file mode 100644
index 00000000..e9f92223
--- /dev/null
+++ b/library/SubcircuitLibrary/esim_ic_files/cdx4ac283/half_adder.sub
@@ -0,0 +1,14 @@
+* Subcircuit half_adder
+.subckt half_adder 1 4 3 2
+* eeschema netlist version 1.1 (spice format) creation date: wed jun 24 11:31:48 2015
+* u2 1 4 3 d_xor
+* u3 1 4 2 d_and
+a1 [1 4 ] 3 u2
+a2 [1 4 ] 2 u3
+* Schematic Name: d_xor, NgSpice Name: d_xor
+.model u2 d_xor(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 )
+* Schematic Name: d_and, NgSpice Name: d_and
+.model u3 d_and(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 )
+* Control Statements
+
+.ends half_adder \ No newline at end of file