summaryrefslogtreecommitdiff
path: root/library/SubcircuitLibrary/esim_ic_files/cdx4ac283/full_adder.cir.out
diff options
context:
space:
mode:
authorSumanto Kar2025-06-14 17:58:58 +0530
committerGitHub2025-06-14 17:58:58 +0530
commiteaf176100fc3c4eb20dab7f8293fa5d09f3409da (patch)
tree19078474dd4fe389cb4a0496df56d2cf56fe2273 /library/SubcircuitLibrary/esim_ic_files/cdx4ac283/full_adder.cir.out
parent7975bc597123cab9d82f26262ea23f1e03282422 (diff)
parentfe3e9dcb6f62796ff392d7ec68febbd0a82e318b (diff)
downloadeSim-master.tar.gz
eSim-master.tar.bz2
eSim-master.zip
Merge pull request #363 from Shanthipriya20/masterHEADmaster
Subcircuitfiles Files of ICs (Contributor : Shanthi priya)
Diffstat (limited to 'library/SubcircuitLibrary/esim_ic_files/cdx4ac283/full_adder.cir.out')
-rw-r--r--library/SubcircuitLibrary/esim_ic_files/cdx4ac283/full_adder.cir.out19
1 files changed, 19 insertions, 0 deletions
diff --git a/library/SubcircuitLibrary/esim_ic_files/cdx4ac283/full_adder.cir.out b/library/SubcircuitLibrary/esim_ic_files/cdx4ac283/full_adder.cir.out
new file mode 100644
index 00000000..b90ce70d
--- /dev/null
+++ b/library/SubcircuitLibrary/esim_ic_files/cdx4ac283/full_adder.cir.out
@@ -0,0 +1,19 @@
+* eeschema netlist version 1.1 (spice format) creation date: wed jun 24 12:24:33 2015
+
+.include half_adder.sub
+x1 8 7 6 2 half_adder
+x2 5 6 4 3 half_adder
+* u1 8 7 5 4 1 port
+* u2 3 2 1 d_or
+a1 [3 2 ] 1 u2
+* Schematic Name: d_or, NgSpice Name: d_or
+.model u2 d_or(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 )
+.ac lin 0 0Hz 0Hz
+
+* Control Statements
+.control
+run
+print allv > plot_data_v.txt
+print alli > plot_data_i.txt
+.endc
+.end