diff options
author | Sumanto Kar | 2024-11-21 21:32:02 +0530 |
---|---|---|
committer | Sumanto Kar | 2024-11-21 21:32:02 +0530 |
commit | af9d45808f946536aeed78f96ab45dbdf01893ef (patch) | |
tree | bdcdfe496d950b3b428266a5c706d768496f67f6 | |
parent | 679f4f84b34014baa784d9f14ce4d0938244120c (diff) | |
download | eSim-af9d45808f946536aeed78f96ab45dbdf01893ef.tar.gz eSim-af9d45808f946536aeed78f96ab45dbdf01893ef.tar.bz2 eSim-af9d45808f946536aeed78f96ab45dbdf01893ef.zip |
74LVC1G97 is a configurable multiple-function gate
8 files changed, 503 insertions, 0 deletions
diff --git a/library/SubcircuitLibrary/74LVC1G97/74LVC1G97-cache.lib b/library/SubcircuitLibrary/74LVC1G97/74LVC1G97-cache.lib new file mode 100644 index 00000000..889b4267 --- /dev/null +++ b/library/SubcircuitLibrary/74LVC1G97/74LVC1G97-cache.lib @@ -0,0 +1,94 @@ +EESchema-LIBRARY Version 2.3 +#encoding utf-8 +# +# PORT +# +DEF PORT U 0 40 Y Y 26 F N +F0 "U" 50 100 30 H V C CNN +F1 "PORT" 0 0 30 H V C CNN +F2 "" 0 0 60 H V C CNN +F3 "" 0 0 60 H V C CNN +DRAW +A 325 225 285 -1421 -1278 0 1 0 N 100 50 150 0 +A 376 -275 356 1294 1408 0 1 0 N 150 0 100 -50 +S -100 50 100 -50 0 1 0 N +X ~ 1 250 0 100 L 30 30 1 1 B +X ~ 2 250 0 100 L 30 30 2 1 B +X ~ 3 250 0 100 L 30 30 3 1 B +X ~ 4 250 0 100 L 30 30 4 1 B +X ~ 5 250 0 100 L 30 30 5 1 B +X ~ 6 250 0 100 L 30 30 6 1 B +X ~ 7 250 0 100 L 30 30 7 1 B +X ~ 8 250 0 100 L 30 30 8 1 B +X ~ 9 250 0 100 L 30 30 9 1 B +X ~ 10 250 0 100 L 30 30 10 1 B +X ~ 11 250 0 100 L 30 30 11 1 B +X ~ 12 250 0 100 L 30 30 12 1 B +X ~ 13 250 0 100 L 30 30 13 1 B +X ~ 14 250 0 100 L 30 30 14 1 B +X ~ 15 250 0 100 L 30 30 15 1 B +X ~ 16 250 0 100 L 30 30 16 1 B +X ~ 17 250 0 100 L 30 30 17 1 B +X ~ 18 250 0 100 L 30 30 18 1 B +X ~ 19 250 0 100 L 30 30 19 1 B +X ~ 20 250 0 100 L 30 30 20 1 B +X ~ 21 250 0 100 L 30 30 21 1 B +X ~ 22 250 0 100 L 30 30 22 1 B +X ~ 23 250 0 100 L 30 30 23 1 B +X ~ 24 250 0 100 L 30 30 24 1 B +X ~ 25 250 0 100 L 30 30 25 1 B +X ~ 26 250 0 100 L 30 30 26 1 B +ENDDRAW +ENDDEF +# +# d_and +# +DEF d_and U 0 40 Y Y 1 F N +F0 "U" 0 0 60 H V C CNN +F1 "d_and" 50 100 60 H V C CNN +F2 "" 0 0 60 H V C CNN +F3 "" 0 0 60 H V C CNN +DRAW +A 149 50 100 -894 0 0 1 0 N 150 -50 250 50 +A 150 49 100 6 900 0 1 0 N 250 50 150 150 +P 4 0 1 0 150 -50 -250 -50 -250 150 150 150 N +X IN1 1 -450 100 200 R 50 50 1 1 I +X IN2 2 -450 0 200 R 50 50 1 1 I +X OUT 3 450 50 200 L 50 50 1 1 O +ENDDRAW +ENDDEF +# +# d_inverter +# +DEF d_inverter U 0 40 Y Y 1 F N +F0 "U" 0 -100 60 H V C CNN +F1 "d_inverter" 0 150 60 H V C CNN +F2 "" 50 -50 60 H V C CNN +F3 "" 50 -50 60 H V C CNN +DRAW +P 4 0 1 0 -100 50 -100 -50 100 0 -100 50 N +X ~ 1 -300 0 200 R 50 50 1 1 I +X ~ 2 300 0 200 L 50 50 1 1 O I +ENDDRAW +ENDDEF +# +# d_or +# +DEF d_or U 0 40 Y Y 1 F N +F0 "U" 0 0 60 H V C CNN +F1 "d_or" 0 100 60 H V C CNN +F2 "" 0 0 60 H V C CNN +F3 "" 0 0 60 H V C CNN +DRAW +A -450 50 224 266 -266 0 1 0 N -250 150 -250 -50 +A -25 -124 325 574 323 0 1 0 N 150 150 250 50 +A 74 125 191 -665 -231 0 1 0 N 150 -50 250 50 +P 2 0 1 0 -250 -50 150 -50 N +P 2 0 1 0 -250 150 150 150 N +X IN1 1 -450 100 215 R 50 50 1 1 I +X IN2 2 -450 0 215 R 50 50 1 1 I +X OUT 3 450 50 200 L 50 50 1 1 O +ENDDRAW +ENDDEF +# +#End Library diff --git a/library/SubcircuitLibrary/74LVC1G97/74LVC1G97.cir b/library/SubcircuitLibrary/74LVC1G97/74LVC1G97.cir new file mode 100644 index 00000000..1f3aa522 --- /dev/null +++ b/library/SubcircuitLibrary/74LVC1G97/74LVC1G97.cir @@ -0,0 +1,20 @@ +* C:\FOSSEE\eSim\library\SubcircuitLibrary\74LVC1G97\74LVC1G97.cir + +* EESchema Netlist Version 1.1 (Spice format) creation date: 06/16/24 02:11:52 + +* To exclude a component from the Spice Netlist add [Spice_Netlist_Enabled] user FIELD set to: N +* To reorder the component spice node sequence add [Spice_Node_Sequence] user FIELD and define sequence: 2,1,0 + +* Sheet Name: / +U3 Net-_U1-Pad2_ Net-_U3-Pad2_ d_inverter +U8 Net-_U6-Pad2_ Net-_U5-Pad2_ Net-_U10-Pad1_ d_and +U6 Net-_U2-Pad2_ Net-_U6-Pad2_ d_inverter +U10 Net-_U10-Pad1_ Net-_U10-Pad2_ Net-_U1-Pad4_ d_or +U9 Net-_U7-Pad2_ Net-_U4-Pad2_ Net-_U10-Pad2_ d_and +U7 Net-_U3-Pad2_ Net-_U7-Pad2_ d_inverter +U2 Net-_U1-Pad1_ Net-_U2-Pad2_ d_inverter +U4 Net-_U1-Pad3_ Net-_U4-Pad2_ d_inverter +U5 Net-_U4-Pad2_ Net-_U5-Pad2_ d_inverter +U1 Net-_U1-Pad1_ Net-_U1-Pad2_ Net-_U1-Pad3_ Net-_U1-Pad4_ PORT + +.end diff --git a/library/SubcircuitLibrary/74LVC1G97/74LVC1G97.cir.out b/library/SubcircuitLibrary/74LVC1G97/74LVC1G97.cir.out new file mode 100644 index 00000000..9148aa48 --- /dev/null +++ b/library/SubcircuitLibrary/74LVC1G97/74LVC1G97.cir.out @@ -0,0 +1,48 @@ +* c:\fossee\esim\library\subcircuitlibrary\74lvc1g97\74lvc1g97.cir + +* u3 net-_u1-pad2_ net-_u3-pad2_ d_inverter +* u8 net-_u6-pad2_ net-_u5-pad2_ net-_u10-pad1_ d_and +* u6 net-_u2-pad2_ net-_u6-pad2_ d_inverter +* u10 net-_u10-pad1_ net-_u10-pad2_ net-_u1-pad4_ d_or +* u9 net-_u7-pad2_ net-_u4-pad2_ net-_u10-pad2_ d_and +* u7 net-_u3-pad2_ net-_u7-pad2_ d_inverter +* u2 net-_u1-pad1_ net-_u2-pad2_ d_inverter +* u4 net-_u1-pad3_ net-_u4-pad2_ d_inverter +* u5 net-_u4-pad2_ net-_u5-pad2_ d_inverter +* u1 net-_u1-pad1_ net-_u1-pad2_ net-_u1-pad3_ net-_u1-pad4_ port +a1 net-_u1-pad2_ net-_u3-pad2_ u3 +a2 [net-_u6-pad2_ net-_u5-pad2_ ] net-_u10-pad1_ u8 +a3 net-_u2-pad2_ net-_u6-pad2_ u6 +a4 [net-_u10-pad1_ net-_u10-pad2_ ] net-_u1-pad4_ u10 +a5 [net-_u7-pad2_ net-_u4-pad2_ ] net-_u10-pad2_ u9 +a6 net-_u3-pad2_ net-_u7-pad2_ u7 +a7 net-_u1-pad1_ net-_u2-pad2_ u2 +a8 net-_u1-pad3_ net-_u4-pad2_ u4 +a9 net-_u4-pad2_ net-_u5-pad2_ u5 +* Schematic Name: d_inverter, NgSpice Name: d_inverter +.model u3 d_inverter(rise_delay=1.0e-9 fall_delay=1.0e-9 input_load=1.0e-12 ) +* Schematic Name: d_and, NgSpice Name: d_and +.model u8 d_and(rise_delay=1.0e-9 fall_delay=1.0e-9 input_load=1.0e-12 ) +* Schematic Name: d_inverter, NgSpice Name: d_inverter +.model u6 d_inverter(rise_delay=1.0e-9 fall_delay=1.0e-9 input_load=1.0e-12 ) +* Schematic Name: d_or, NgSpice Name: d_or +.model u10 d_or(rise_delay=1.0e-9 fall_delay=1.0e-9 input_load=1.0e-12 ) +* Schematic Name: d_and, NgSpice Name: d_and +.model u9 d_and(rise_delay=1.0e-9 fall_delay=1.0e-9 input_load=1.0e-12 ) +* Schematic Name: d_inverter, NgSpice Name: d_inverter +.model u7 d_inverter(rise_delay=1.0e-9 fall_delay=1.0e-9 input_load=1.0e-12 ) +* Schematic Name: d_inverter, NgSpice Name: d_inverter +.model u2 d_inverter(rise_delay=1.0e-9 fall_delay=1.0e-9 input_load=1.0e-12 ) +* Schematic Name: d_inverter, NgSpice Name: d_inverter +.model u4 d_inverter(rise_delay=1.0e-9 fall_delay=1.0e-9 input_load=1.0e-12 ) +* Schematic Name: d_inverter, NgSpice Name: d_inverter +.model u5 d_inverter(rise_delay=1.0e-9 fall_delay=1.0e-9 input_load=1.0e-12 ) +.tran 0e-00 0e-00 0e-00 + +* Control Statements +.control +run +print allv > plot_data_v.txt +print alli > plot_data_i.txt +.endc +.end diff --git a/library/SubcircuitLibrary/74LVC1G97/74LVC1G97.pro b/library/SubcircuitLibrary/74LVC1G97/74LVC1G97.pro new file mode 100644 index 00000000..e27a398b --- /dev/null +++ b/library/SubcircuitLibrary/74LVC1G97/74LVC1G97.pro @@ -0,0 +1,73 @@ +update=22/05/2015 07:44:53 +version=1 +last_client=kicad +[general] +version=1 +RootSch= +BoardNm= +[pcbnew] +version=1 +LastNetListRead= +UseCmpFile=1 +PadDrill=0.600000000000 +PadDrillOvalY=0.600000000000 +PadSizeH=1.500000000000 +PadSizeV=1.500000000000 +PcbTextSizeV=1.500000000000 +PcbTextSizeH=1.500000000000 +PcbTextThickness=0.300000000000 +ModuleTextSizeV=1.000000000000 +ModuleTextSizeH=1.000000000000 +ModuleTextSizeThickness=0.150000000000 +SolderMaskClearance=0.000000000000 +SolderMaskMinWidth=0.000000000000 +DrawSegmentWidth=0.200000000000 +BoardOutlineThickness=0.100000000000 +ModuleOutlineThickness=0.150000000000 +[cvpcb] +version=1 +NetIExt=net +[eeschema] +version=1 +LibDir= +[eeschema/libraries] +LibName1=adc-dac +LibName2=memory +LibName3=xilinx +LibName4=microcontrollers +LibName5=dsp +LibName6=microchip +LibName7=analog_switches +LibName8=motorola +LibName9=texas +LibName10=intel +LibName11=audio +LibName12=interface +LibName13=digital-audio +LibName14=philips +LibName15=display +LibName16=cypress +LibName17=siliconi +LibName18=opto +LibName19=atmel +LibName20=contrib +LibName21=power +LibName22=eSim_Plot +LibName23=transistors +LibName24=conn +LibName25=eSim_User +LibName26=regul +LibName27=74xx +LibName28=cmos4000 +LibName29=eSim_Analog +LibName30=eSim_Devices +LibName31=eSim_Digital +LibName32=eSim_Hybrid +LibName33=eSim_Miscellaneous +LibName34=eSim_Power +LibName35=eSim_Sources +LibName36=eSim_Subckt +LibName37=eSim_Nghdl +LibName38=eSim_Ngveri +LibName39=eSim_SKY130 +LibName40=eSim_SKY130_Subckts diff --git a/library/SubcircuitLibrary/74LVC1G97/74LVC1G97.sch b/library/SubcircuitLibrary/74LVC1G97/74LVC1G97.sch new file mode 100644 index 00000000..cbc3c029 --- /dev/null +++ b/library/SubcircuitLibrary/74LVC1G97/74LVC1G97.sch @@ -0,0 +1,224 @@ +EESchema Schematic File Version 2 +LIBS:adc-dac +LIBS:memory +LIBS:xilinx +LIBS:microcontrollers +LIBS:dsp +LIBS:microchip +LIBS:analog_switches +LIBS:motorola +LIBS:texas +LIBS:intel +LIBS:audio +LIBS:interface +LIBS:digital-audio +LIBS:philips +LIBS:display +LIBS:cypress +LIBS:siliconi +LIBS:opto +LIBS:atmel +LIBS:contrib +LIBS:power +LIBS:eSim_Plot +LIBS:transistors +LIBS:conn +LIBS:eSim_User +LIBS:regul +LIBS:74xx +LIBS:cmos4000 +LIBS:eSim_Analog +LIBS:eSim_Devices +LIBS:eSim_Digital +LIBS:eSim_Hybrid +LIBS:eSim_Miscellaneous +LIBS:eSim_Power +LIBS:eSim_Sources +LIBS:eSim_Subckt +LIBS:eSim_Nghdl +LIBS:eSim_Ngveri +LIBS:eSim_SKY130 +LIBS:eSim_SKY130_Subckts +EELAYER 25 0 +EELAYER END +$Descr A4 11693 8268 +encoding utf-8 +Sheet 1 1 +Title "" +Date "" +Rev "" +Comp "" +Comment1 "" +Comment2 "" +Comment3 "" +Comment4 "" +$EndDescr +$Comp +L d_inverter U3 +U 1 1 666DFBF0 +P 3350 2900 +F 0 "U3" H 3350 2800 60 0000 C CNN +F 1 "d_inverter" H 3350 3050 60 0000 C CNN +F 2 "" H 3400 2850 60 0000 C CNN +F 3 "" H 3400 2850 60 0000 C CNN + 1 3350 2900 + 1 0 0 -1 +$EndComp +$Comp +L d_and U8 +U 1 1 666DFC27 +P 5150 2500 +F 0 "U8" H 5150 2500 60 0000 C CNN +F 1 "d_and" H 5200 2600 60 0000 C CNN +F 2 "" H 5150 2500 60 0000 C CNN +F 3 "" H 5150 2500 60 0000 C CNN + 1 5150 2500 + 1 0 0 -1 +$EndComp +$Comp +L d_inverter U6 +U 1 1 666DFC6E +P 4400 2400 +F 0 "U6" H 4400 2300 60 0000 C CNN +F 1 "d_inverter" H 4400 2550 60 0000 C CNN +F 2 "" H 4450 2350 60 0000 C CNN +F 3 "" H 4450 2350 60 0000 C CNN + 1 4400 2400 + 1 0 0 -1 +$EndComp +$Comp +L d_or U10 +U 1 1 666DFCAC +P 6050 2750 +F 0 "U10" H 6050 2750 60 0000 C CNN +F 1 "d_or" H 6050 2850 60 0000 C CNN +F 2 "" H 6050 2750 60 0000 C CNN +F 3 "" H 6050 2750 60 0000 C CNN + 1 6050 2750 + 1 0 0 -1 +$EndComp +$Comp +L d_and U9 +U 1 1 666DFD21 +P 5150 3000 +F 0 "U9" H 5150 3000 60 0000 C CNN +F 1 "d_and" H 5200 3100 60 0000 C CNN +F 2 "" H 5150 3000 60 0000 C CNN +F 3 "" H 5150 3000 60 0000 C CNN + 1 5150 3000 + 1 0 0 -1 +$EndComp +$Comp +L d_inverter U7 +U 1 1 666DFD27 +P 4400 2900 +F 0 "U7" H 4400 2800 60 0000 C CNN +F 1 "d_inverter" H 4400 3050 60 0000 C CNN +F 2 "" H 4450 2850 60 0000 C CNN +F 3 "" H 4450 2850 60 0000 C CNN + 1 4400 2900 + 1 0 0 -1 +$EndComp +$Comp +L d_inverter U2 +U 1 1 666DFD59 +P 3350 2400 +F 0 "U2" H 3350 2300 60 0000 C CNN +F 1 "d_inverter" H 3350 2550 60 0000 C CNN +F 2 "" H 3400 2350 60 0000 C CNN +F 3 "" H 3400 2350 60 0000 C CNN + 1 3350 2400 + 1 0 0 -1 +$EndComp +$Comp +L d_inverter U4 +U 1 1 666DFD92 +P 3350 3400 +F 0 "U4" H 3350 3300 60 0000 C CNN +F 1 "d_inverter" H 3350 3550 60 0000 C CNN +F 2 "" H 3400 3350 60 0000 C CNN +F 3 "" H 3400 3350 60 0000 C CNN + 1 3350 3400 + 1 0 0 -1 +$EndComp +$Comp +L d_inverter U5 +U 1 1 666DFDE2 +P 4100 3400 +F 0 "U5" H 4100 3300 60 0000 C CNN +F 1 "d_inverter" H 4100 3550 60 0000 C CNN +F 2 "" H 4150 3350 60 0000 C CNN +F 3 "" H 4150 3350 60 0000 C CNN + 1 4100 3400 + 1 0 0 -1 +$EndComp +Wire Wire Line + 3650 3400 3800 3400 +Wire Wire Line + 4100 2900 3650 2900 +Wire Wire Line + 3650 2400 4100 2400 +Wire Wire Line + 4700 2500 4600 2500 +Wire Wire Line + 4600 2500 4600 3400 +Wire Wire Line + 4600 3400 4400 3400 +Wire Wire Line + 4700 3000 3750 3000 +Wire Wire Line + 3750 3000 3750 3400 +Connection ~ 3750 3400 +Wire Wire Line + 5600 2650 5600 2650 +Wire Wire Line + 5600 2650 5600 2450 +Wire Wire Line + 5600 2750 5600 2750 +Wire Wire Line + 5600 2750 5600 2950 +$Comp +L PORT U1 +U 4 1 666DFEB3 +P 6750 2700 +F 0 "U1" H 6800 2800 30 0000 C CNN +F 1 "PORT" H 6750 2700 30 0000 C CNN +F 2 "" H 6750 2700 60 0000 C CNN +F 3 "" H 6750 2700 60 0000 C CNN + 4 6750 2700 + -1 0 0 1 +$EndComp +$Comp +L PORT U1 +U 1 1 666E01B8 +P 3050 2150 +F 0 "U1" H 3100 2250 30 0000 C CNN +F 1 "PORT" H 3050 2150 30 0000 C CNN +F 2 "" H 3050 2150 60 0000 C CNN +F 3 "" H 3050 2150 60 0000 C CNN + 1 3050 2150 + 0 1 1 0 +$EndComp +$Comp +L PORT U1 +U 2 1 666E0201 +P 3050 2650 +F 0 "U1" H 3100 2750 30 0000 C CNN +F 1 "PORT" H 3050 2650 30 0000 C CNN +F 2 "" H 3050 2650 60 0000 C CNN +F 3 "" H 3050 2650 60 0000 C CNN + 2 3050 2650 + 0 1 1 0 +$EndComp +$Comp +L PORT U1 +U 3 1 666E023A +P 3050 3150 +F 0 "U1" H 3100 3250 30 0000 C CNN +F 1 "PORT" H 3050 3150 30 0000 C CNN +F 2 "" H 3050 3150 60 0000 C CNN +F 3 "" H 3050 3150 60 0000 C CNN + 3 3050 3150 + 0 1 1 0 +$EndComp +$EndSCHEMATC diff --git a/library/SubcircuitLibrary/74LVC1G97/74LVC1G97.sub b/library/SubcircuitLibrary/74LVC1G97/74LVC1G97.sub new file mode 100644 index 00000000..8900cec3 --- /dev/null +++ b/library/SubcircuitLibrary/74LVC1G97/74LVC1G97.sub @@ -0,0 +1,42 @@ +* Subcircuit 74LVC1G97 +.subckt 74LVC1G97 net-_u1-pad1_ net-_u1-pad2_ net-_u1-pad3_ net-_u1-pad4_ +* c:\fossee\esim\library\subcircuitlibrary\74lvc1g97\74lvc1g97.cir +* u3 net-_u1-pad2_ net-_u3-pad2_ d_inverter +* u8 net-_u6-pad2_ net-_u5-pad2_ net-_u10-pad1_ d_and +* u6 net-_u2-pad2_ net-_u6-pad2_ d_inverter +* u10 net-_u10-pad1_ net-_u10-pad2_ net-_u1-pad4_ d_or +* u9 net-_u7-pad2_ net-_u4-pad2_ net-_u10-pad2_ d_and +* u7 net-_u3-pad2_ net-_u7-pad2_ d_inverter +* u2 net-_u1-pad1_ net-_u2-pad2_ d_inverter +* u4 net-_u1-pad3_ net-_u4-pad2_ d_inverter +* u5 net-_u4-pad2_ net-_u5-pad2_ d_inverter +a1 net-_u1-pad2_ net-_u3-pad2_ u3 +a2 [net-_u6-pad2_ net-_u5-pad2_ ] net-_u10-pad1_ u8 +a3 net-_u2-pad2_ net-_u6-pad2_ u6 +a4 [net-_u10-pad1_ net-_u10-pad2_ ] net-_u1-pad4_ u10 +a5 [net-_u7-pad2_ net-_u4-pad2_ ] net-_u10-pad2_ u9 +a6 net-_u3-pad2_ net-_u7-pad2_ u7 +a7 net-_u1-pad1_ net-_u2-pad2_ u2 +a8 net-_u1-pad3_ net-_u4-pad2_ u4 +a9 net-_u4-pad2_ net-_u5-pad2_ u5 +* Schematic Name: d_inverter, NgSpice Name: d_inverter +.model u3 d_inverter(rise_delay=1.0e-9 fall_delay=1.0e-9 input_load=1.0e-12 ) +* Schematic Name: d_and, NgSpice Name: d_and +.model u8 d_and(rise_delay=1.0e-9 fall_delay=1.0e-9 input_load=1.0e-12 ) +* Schematic Name: d_inverter, NgSpice Name: d_inverter +.model u6 d_inverter(rise_delay=1.0e-9 fall_delay=1.0e-9 input_load=1.0e-12 ) +* Schematic Name: d_or, NgSpice Name: d_or +.model u10 d_or(rise_delay=1.0e-9 fall_delay=1.0e-9 input_load=1.0e-12 ) +* Schematic Name: d_and, NgSpice Name: d_and +.model u9 d_and(rise_delay=1.0e-9 fall_delay=1.0e-9 input_load=1.0e-12 ) +* Schematic Name: d_inverter, NgSpice Name: d_inverter +.model u7 d_inverter(rise_delay=1.0e-9 fall_delay=1.0e-9 input_load=1.0e-12 ) +* Schematic Name: d_inverter, NgSpice Name: d_inverter +.model u2 d_inverter(rise_delay=1.0e-9 fall_delay=1.0e-9 input_load=1.0e-12 ) +* Schematic Name: d_inverter, NgSpice Name: d_inverter +.model u4 d_inverter(rise_delay=1.0e-9 fall_delay=1.0e-9 input_load=1.0e-12 ) +* Schematic Name: d_inverter, NgSpice Name: d_inverter +.model u5 d_inverter(rise_delay=1.0e-9 fall_delay=1.0e-9 input_load=1.0e-12 ) +* Control Statements + +.ends 74LVC1G97
\ No newline at end of file diff --git a/library/SubcircuitLibrary/74LVC1G97/74LVC1G97_Previous_Values.xml b/library/SubcircuitLibrary/74LVC1G97/74LVC1G97_Previous_Values.xml new file mode 100644 index 00000000..16396780 --- /dev/null +++ b/library/SubcircuitLibrary/74LVC1G97/74LVC1G97_Previous_Values.xml @@ -0,0 +1 @@ +<KicadtoNgspice><analysis><ac><field1 name="Lin">true</field1><field2 name="Dec">false</field2><field3 name="Oct">false</field3><field4 name="Start Frequency" /><field5 name="Stop Frequency" /><field6 name="No. of points" /><field7 name="Start Fre Combo">Hz</field7><field8 name="Stop Fre Combo">Hz</field8></ac><dc><field1 name="Source 1" /><field2 name="Start" /><field3 name="Increment" /><field4 name="Stop" /><field5 name="Operating Point">0</field5><field6 name="Start Combo">Volts or Amperes</field6><field7 name="Increment Combo">Volts or Amperes</field7><field8 name="Stop Combo">Volts or Amperes</field8><field9 name="Source 2" /><field10 name="Start" /><field11 name="Increment" /><field12 name="Stop" /><field13 name="Start Combo">Volts or Amperes</field13><field14 name="Increment Combo">Volts or Amperes</field14><field15 name="Stop Combo">Volts or Amperes</field15></dc><tran><field1 name="Start Time" /><field2 name="Step Time" /><field3 name="Stop Time" /><field4 name="Start Combo">sec</field4><field5 name="Step Combo">sec</field5><field6 name="Stop Combo">sec</field6></tran></analysis><source /><model><u3 name="type">d_inverter<field1 name="Enter Rise Delay (default=1.0e-9)" /><field2 name="Enter Fall Delay (default=1.0e-9)" /><field3 name="Enter Input Load (default=1.0e-12)" /></u3><u8 name="type">d_and<field4 name="Enter Rise Delay (default=1.0e-9)" /><field5 name="Enter Fall Delay (default=1.0e-9)" /><field6 name="Enter Input Load (default=1.0e-12)" /></u8><u6 name="type">d_inverter<field7 name="Enter Rise Delay (default=1.0e-9)" /><field8 name="Enter Fall Delay (default=1.0e-9)" /><field9 name="Enter Input Load (default=1.0e-12)" /></u6><u10 name="type">d_or<field10 name="Enter Rise Delay (default=1.0e-9)" /><field11 name="Enter Fall Delay (default=1.0e-9)" /><field12 name="Enter Input Load (default=1.0e-12)" /></u10><u9 name="type">d_and<field13 name="Enter Rise Delay (default=1.0e-9)" /><field14 name="Enter Fall Delay (default=1.0e-9)" /><field15 name="Enter Input Load (default=1.0e-12)" /></u9><u7 name="type">d_inverter<field16 name="Enter Rise Delay (default=1.0e-9)" /><field17 name="Enter Fall Delay (default=1.0e-9)" /><field18 name="Enter Input Load (default=1.0e-12)" /></u7><u2 name="type">d_inverter<field19 name="Enter Rise Delay (default=1.0e-9)" /><field20 name="Enter Fall Delay (default=1.0e-9)" /><field21 name="Enter Input Load (default=1.0e-12)" /></u2><u4 name="type">d_inverter<field22 name="Enter Rise Delay (default=1.0e-9)" /><field23 name="Enter Fall Delay (default=1.0e-9)" /><field24 name="Enter Input Load (default=1.0e-12)" /></u4><u5 name="type">d_inverter<field25 name="Enter Rise Delay (default=1.0e-9)" /><field26 name="Enter Fall Delay (default=1.0e-9)" /><field27 name="Enter Input Load (default=1.0e-12)" /></u5></model><devicemodel /><subcircuit /></KicadtoNgspice>
\ No newline at end of file diff --git a/library/SubcircuitLibrary/74LVC1G97/analysis b/library/SubcircuitLibrary/74LVC1G97/analysis new file mode 100644 index 00000000..ebd5c0a9 --- /dev/null +++ b/library/SubcircuitLibrary/74LVC1G97/analysis @@ -0,0 +1 @@ +.tran 0e-00 0e-00 0e-00
\ No newline at end of file |