diff options
Diffstat (limited to 'analog circuits/class B push pull amplifier')
7 files changed, 963 insertions, 0 deletions
diff --git a/analog circuits/class B push pull amplifier/NPN.lib b/analog circuits/class B push pull amplifier/NPN.lib new file mode 100644 index 0000000..6509fe7 --- /dev/null +++ b/analog circuits/class B push pull amplifier/NPN.lib @@ -0,0 +1,4 @@ +.model Q2N2222 NPN( Is=14.34f Xti=3 Eg=1.11 Vaf=74.03 Bf=400 Ne=1.307 ++ Ise=14.34f Ikf=.2847 Xtb=1.5 Br=6.092 Nc=2 Isc=0 Ikr=0 Rc=1 Cjc=7.306p ++ Mjc=.3416 Vjc=.75 Fc=.5 Cje=22.01p Mje=.377 Vje=.75 Tr=46.91n Tf=411.1p ++ Itf=.6 Vtf=1.7 Xtf=3 Rb=10) diff --git a/analog circuits/class B push pull amplifier/class B push pull amplifier-cache.lib b/analog circuits/class B push pull amplifier/class B push pull amplifier-cache.lib new file mode 100644 index 0000000..96616f0 --- /dev/null +++ b/analog circuits/class B push pull amplifier/class B push pull amplifier-cache.lib @@ -0,0 +1,138 @@ +EESchema-LIBRARY Version 2.4 +#encoding utf-8 +# +# Device:C +# +DEF Device:C C 0 10 N Y 1 F N +F0 "C" 25 100 50 H V L CNN +F1 "Device:C" 25 -100 50 H V L CNN +F2 "" 38 -150 50 H I C CNN +F3 "" 0 0 50 H I C CNN +$FPLIST + C_* +$ENDFPLIST +DRAW +P 2 0 1 20 -80 -30 80 -30 N +P 2 0 1 20 -80 30 80 30 N +X ~ 1 0 150 110 D 50 50 1 1 P +X ~ 2 0 -150 110 U 50 50 1 1 P +ENDDRAW +ENDDEF +# +# Device:D_ALT +# +DEF Device:D_ALT D 0 40 N N 1 F N +F0 "D" 0 100 50 H V C CNN +F1 "Device:D_ALT" 0 -100 50 H V C CNN +F2 "" 0 0 50 H I C CNN +F3 "" 0 0 50 H I C CNN +$FPLIST + TO-???* + *_Diode_* + *SingleDiode* + D_* +$ENDFPLIST +DRAW +P 2 0 1 8 -50 50 -50 -50 N +P 2 0 1 0 50 0 -50 0 N +P 4 0 1 8 50 50 50 -50 -50 0 50 50 F +X K 1 -150 0 100 R 50 50 1 1 P +X A 2 150 0 100 L 50 50 1 1 P +ENDDRAW +ENDDEF +# +# Device:R +# +DEF Device:R R 0 0 N Y 1 F N +F0 "R" 80 0 50 V V C CNN +F1 "Device:R" 0 0 50 V V C CNN +F2 "" -70 0 50 V I C CNN +F3 "" 0 0 50 H I C CNN +$FPLIST + R_* +$ENDFPLIST +DRAW +S -40 -100 40 100 0 1 10 N +X ~ 1 0 150 50 D 50 50 1 1 P +X ~ 2 0 -150 50 U 50 50 1 1 P +ENDDRAW +ENDDEF +# +# Transistor_BJT:BC548 +# +DEF Transistor_BJT:BC548 Q 0 0 Y N 1 F N +F0 "Q" 200 75 50 H V L CNN +F1 "Transistor_BJT:BC548" 200 0 50 H V L CNN +F2 "Package_TO_SOT_THT:TO-92_Inline" 200 -75 50 H I L CIN +F3 "" 0 0 50 H I L CNN +ALIAS BC546 BC548 BC549 BC550 BC337 BC338 +$FPLIST + TO?92* +$ENDFPLIST +DRAW +C 50 0 111 0 1 10 N +P 2 0 1 0 0 0 25 0 N +P 2 0 1 0 25 25 100 100 N +P 3 0 1 0 25 -25 100 -100 100 -100 N +P 3 0 1 20 25 75 25 -75 25 -75 N +P 5 0 1 0 50 -70 70 -50 90 -90 50 -70 50 -70 F +X C 1 100 200 100 D 50 50 1 1 P +X B 2 -200 0 200 R 50 50 1 1 I +X E 3 100 -200 100 U 50 50 1 1 P +ENDDRAW +ENDDEF +# +# Transistor_BJT:BC556 +# +DEF Transistor_BJT:BC556 Q 0 0 Y N 1 F N +F0 "Q" 200 75 50 H V L CNN +F1 "Transistor_BJT:BC556" 200 0 50 H V L CNN +F2 "Package_TO_SOT_THT:TO-92_Inline" 200 -75 50 H I L CIN +F3 "" 0 0 50 H I L CNN +ALIAS BC556 BC558 BC559 BC560 BC327 BC328 +$FPLIST + TO?92* +$ENDFPLIST +DRAW +C 50 0 111 0 1 10 N +P 2 0 1 0 25 25 100 100 N +P 3 0 1 0 25 -25 100 -100 100 -100 N +P 3 0 1 20 25 75 25 -75 25 -75 N +P 5 0 1 0 90 -70 70 -90 50 -50 90 -70 90 -70 F +X C 1 100 200 100 D 50 50 1 1 P +X B 2 -200 0 225 R 50 50 1 1 I +X E 3 100 -200 100 U 50 50 1 1 P +ENDDRAW +ENDDEF +# +# power:GND +# +DEF power:GND #PWR 0 0 Y Y 1 F P +F0 "#PWR" 0 -250 50 H I C CNN +F1 "power:GND" 0 -150 50 H V C CNN +F2 "" 0 0 50 H I C CNN +F3 "" 0 0 50 H I C CNN +DRAW +P 6 0 1 0 0 0 0 -50 50 -50 0 -100 -50 -50 0 -50 N +X GND 1 0 0 0 D 50 50 1 1 W N +ENDDRAW +ENDDEF +# +# pspice:VSOURCE +# +DEF pspice:VSOURCE V 0 40 Y Y 1 F N +F0 "V" -250 300 50 H V C CNN +F1 "pspice:VSOURCE" 0 0 50 H V C CNN +F2 "" 0 0 50 H I C CNN +F3 "" 0 0 50 H I C CNN +DRAW +C 0 0 200 0 1 0 N +T 0 -320 -10 50 0 0 1 V Normal 0 C C +P 2 0 1 0 -250 -250 -250 150 F +P 3 0 1 0 -300 150 -250 250 -200 150 F +X E1 1 0 300 100 D 50 50 1 1 I +X E2 2 0 -300 100 U 50 50 1 1 I +ENDDRAW +ENDDEF +# +#End Library diff --git a/analog circuits/class B push pull amplifier/class B push pull amplifier.bak b/analog circuits/class B push pull amplifier/class B push pull amplifier.bak new file mode 100644 index 0000000..d4d08a4 --- /dev/null +++ b/analog circuits/class B push pull amplifier/class B push pull amplifier.bak @@ -0,0 +1,372 @@ +EESchema Schematic File Version 4 +LIBS:class B push pull amplifier-cache +EELAYER 26 0 +EELAYER END +$Descr A4 11693 8268 +encoding utf-8 +Sheet 1 1 +Title "" +Date "" +Rev "" +Comp "" +Comment1 "" +Comment2 "" +Comment3 "" +Comment4 "" +$EndDescr +$Comp +L pspice:VSOURCE V1 +U 1 1 5B0D1F5B +P 2650 4750 +F 0 "V1" H 2878 4796 50 0000 L CNN +F 1 "VSOURCE" H 2878 4705 50 0000 L CNN +F 2 "" H 2650 4750 50 0001 C CNN +F 3 "" H 2650 4750 50 0001 C CNN +F 4 "V" H 2650 4750 50 0001 C CNN "Spice_Primitive" +F 5 "sin(0 20 1000)" H 2650 4750 50 0001 C CNN "Spice_Model" +F 6 "Y" H 2650 4750 50 0001 C CNN "Spice_Netlist_Enabled" + 1 2650 4750 + 1 0 0 -1 +$EndComp +$Comp +L Device:C C2 +U 1 1 5B0D1FC5 +P 3900 3700 +F 0 "C2" V 3648 3700 50 0000 C CNN +F 1 "100u" V 3739 3700 50 0000 C CNN +F 2 "" H 3938 3550 50 0001 C CNN +F 3 "~" H 3900 3700 50 0001 C CNN + 1 3900 3700 + 0 1 1 0 +$EndComp +$Comp +L Device:C C1 +U 1 1 5B0D2000 +P 3850 5150 +F 0 "C1" V 3598 5150 50 0000 C CNN +F 1 "100u" V 3689 5150 50 0000 C CNN +F 2 "" H 3888 5000 50 0001 C CNN +F 3 "~" H 3850 5150 50 0001 C CNN + 1 3850 5150 + 0 1 1 0 +$EndComp +$Comp +L Device:R R1 +U 1 1 5B0D207E +P 4950 2600 +F 0 "R1" H 5020 2646 50 0000 L CNN +F 1 "68" H 5020 2555 50 0000 L CNN +F 2 "" V 4880 2600 50 0001 C CNN +F 3 "~" H 4950 2600 50 0001 C CNN + 1 4950 2600 + 1 0 0 -1 +$EndComp +$Comp +L Device:D_ALT D1 +U 1 1 5B0D20F1 +P 5000 3750 +F 0 "D1" V 5046 3671 50 0000 R CNN +F 1 "D_ALT" V 4955 3671 50 0000 R CNN +F 2 "" H 5000 3750 50 0001 C CNN +F 3 "~" H 5000 3750 50 0001 C CNN + 1 5000 3750 + 0 -1 -1 0 +$EndComp +$Comp +L Device:R R2 +U 1 1 5B0D216D +P 5000 4850 +F 0 "R2" H 5070 4896 50 0000 L CNN +F 1 "1" H 5070 4805 50 0000 L CNN +F 2 "" V 4930 4850 50 0001 C CNN +F 3 "~" H 5000 4850 50 0001 C CNN + 1 5000 4850 + 1 0 0 -1 +$EndComp +$Comp +L Device:R R3 +U 1 1 5B0D21B3 +P 5000 5950 +F 0 "R3" H 5070 5996 50 0000 L CNN +F 1 "68" H 5070 5905 50 0000 L CNN +F 2 "" V 4930 5950 50 0001 C CNN +F 3 "~" H 5000 5950 50 0001 C CNN + 1 5000 5950 + 1 0 0 -1 +$EndComp +$Comp +L Device:R R5 +U 1 1 5B0D2210 +P 6300 2550 +F 0 "R5" H 6370 2596 50 0000 L CNN +F 1 "1" H 6370 2505 50 0000 L CNN +F 2 "" V 6230 2550 50 0001 C CNN +F 3 "~" H 6300 2550 50 0001 C CNN + 1 6300 2550 + 1 0 0 -1 +$EndComp +$Comp +L Transistor_BJT:BC556 Q1 +U 1 1 5B0D23D7 +P 5950 5200 +F 0 "Q1" H 6140 5154 50 0000 L CNN +F 1 "BC556" H 6140 5245 50 0000 L CNN +F 2 "Package_TO_SOT_THT:TO-92_Inline" H 6150 5125 50 0001 L CIN +F 3 "http://www.fairchildsemi.com/ds/BC/BC557.pdf" H 5950 5200 50 0001 L CNN + 1 5950 5200 + 1 0 0 1 +$EndComp +$Comp +L pspice:VSOURCE V3 +U 1 1 5B0D2500 +P 7900 5900 +F 0 "V3" V 7397 5900 50 0000 C CNN +F 1 "VSOURCE" V 7488 5900 50 0000 C CNN +F 2 "" H 7900 5900 50 0001 C CNN +F 3 "" H 7900 5900 50 0001 C CNN +F 4 "V" H 7900 5900 50 0001 C CNN "Spice_Primitive" +F 5 "dc 12" H 7900 5900 50 0001 C CNN "Spice_Model" +F 6 "Y" H 7900 5900 50 0001 C CNN "Spice_Netlist_Enabled" + 1 7900 5900 + 0 1 1 0 +$EndComp +$Comp +L pspice:VSOURCE V2 +U 1 1 5B0D25B9 +P 7850 2600 +F 0 "V2" V 7347 2600 50 0000 C CNN +F 1 "VSOURCE" V 7438 2600 50 0000 C CNN +F 2 "" H 7850 2600 50 0001 C CNN +F 3 "" H 7850 2600 50 0001 C CNN +F 4 "V" H 7850 2600 50 0001 C CNN "Spice_Primitive" +F 5 "dc 12" H 7850 2600 50 0001 C CNN "Spice_Model" +F 6 "Y" H 7850 2600 50 0001 C CNN "Spice_Netlist_Enabled" + 1 7850 2600 + 0 -1 1 0 +$EndComp +Wire Wire Line + 2650 4450 2650 3700 +Wire Wire Line + 2650 3700 3050 3700 +Wire Wire Line + 4050 3700 4050 3350 +Wire Wire Line + 4050 3350 6000 3350 +Wire Wire Line + 2650 5050 2650 5150 +Wire Wire Line + 4000 5150 4000 5500 +Wire Wire Line + 6300 2400 4950 2400 +Wire Wire Line + 4950 2400 4950 2450 +Wire Wire Line + 4950 2750 4950 3600 +Wire Wire Line + 4950 3600 5000 3600 +Wire Wire Line + 5000 3900 5000 4700 +Wire Wire Line + 5000 5000 5000 5800 +Wire Wire Line + 5000 6100 5000 6400 +Wire Wire Line + 6050 3550 6300 3550 +Wire Wire Line + 6300 3150 6300 2700 +Wire Wire Line + 7600 6400 7600 5900 +Wire Wire Line + 6300 2400 6650 2400 +Wire Wire Line + 7550 2400 7550 2600 +Connection ~ 6300 2400 +$Comp +L power:GND #PWR01 +U 1 1 5B0D39AA +P 2600 6100 +F 0 "#PWR01" H 2600 5850 50 0001 C CNN +F 1 "GND" H 2605 5927 50 0000 C CNN +F 2 "" H 2600 6100 50 0001 C CNN +F 3 "" H 2600 6100 50 0001 C CNN + 1 2600 6100 + 1 0 0 -1 +$EndComp +Wire Wire Line + 2600 6100 2600 5150 +Wire Wire Line + 2600 5150 2650 5150 +$Comp +L power:GND #PWR04 +U 1 1 5B0D3D93 +P 8850 2850 +F 0 "#PWR04" H 8850 2600 50 0001 C CNN +F 1 "GND" H 8855 2677 50 0000 C CNN +F 2 "" H 8850 2850 50 0001 C CNN +F 3 "" H 8850 2850 50 0001 C CNN + 1 8850 2850 + 1 0 0 -1 +$EndComp +$Comp +L power:GND #PWR03 +U 1 1 5B0D3DC8 +P 8700 6000 +F 0 "#PWR03" H 8700 5750 50 0001 C CNN +F 1 "GND" H 8705 5827 50 0000 C CNN +F 2 "" H 8700 6000 50 0001 C CNN +F 3 "" H 8700 6000 50 0001 C CNN + 1 8700 6000 + 1 0 0 -1 +$EndComp +Wire Wire Line + 8200 5900 8700 5900 +Wire Wire Line + 8700 5900 8700 6000 +Wire Wire Line + 8150 2600 8850 2600 +Wire Wire Line + 8850 2600 8850 2850 +Wire Wire Line + 3700 5150 3500 5150 +Wire Wire Line + 3500 5150 3500 3700 +Connection ~ 3500 3700 +Wire Wire Line + 3500 3700 3750 3700 +Text GLabel 2700 3400 0 50 Input ~ 0 +ip +Wire Wire Line + 2700 3400 3050 3400 +Wire Wire Line + 3050 3400 3050 3700 +Connection ~ 3050 3700 +Wire Wire Line + 3050 3700 3500 3700 +$Comp +L Transistor_BJT:BC548 Q2 +U 1 1 5B0FA052 +P 6200 3350 +F 0 "Q2" H 6391 3396 50 0000 L CNN +F 1 "BC548" H 6391 3305 50 0000 L CNN +F 2 "Package_TO_SOT_THT:TO-92_Inline" H 6400 3275 50 0001 L CIN +F 3 "http://www.fairchildsemi.com/ds/BC/BC547.pdf" H 6200 3350 50 0001 L CNN + 1 6200 3350 + 1 0 0 -1 +$EndComp +$Comp +L Transistor_BJT:BC548 Q3 +U 1 1 5B0FDC04 +P 6550 4050 +F 0 "Q3" H 6741 4096 50 0000 L CNN +F 1 "BC548" H 6741 4005 50 0000 L CNN +F 2 "Package_TO_SOT_THT:TO-92_Inline" H 6750 3975 50 0001 L CIN +F 3 "http://www.fairchildsemi.com/ds/BC/BC547.pdf" H 6550 4050 50 0001 L CNN + 1 6550 4050 + 1 0 0 -1 +$EndComp +$Comp +L Transistor_BJT:BC548 Q4 +U 1 1 5B0FDC52 +P 6650 5500 +F 0 "Q4" H 6841 5546 50 0000 L CNN +F 1 "BC548" H 6841 5455 50 0000 L CNN +F 2 "Package_TO_SOT_THT:TO-92_Inline" H 6850 5425 50 0001 L CIN +F 3 "http://www.fairchildsemi.com/ds/BC/BC547.pdf" H 6650 5500 50 0001 L CNN + 1 6650 5500 + 1 0 0 -1 +$EndComp +Wire Wire Line + 6650 3850 6650 2400 +Connection ~ 6650 2400 +Wire Wire Line + 6650 2400 7550 2400 +Wire Wire Line + 6050 3550 6050 4050 +Wire Wire Line + 6050 4050 6350 4050 +Wire Wire Line + 6650 4250 6650 4600 +Wire Wire Line + 6650 5000 6650 5300 +Wire Wire Line + 6650 5300 6750 5300 +Connection ~ 6650 5000 +Wire Wire Line + 6050 5000 6650 5000 +Wire Wire Line + 5750 5200 4450 5200 +Wire Wire Line + 4450 5200 4450 5500 +Wire Wire Line + 4450 5500 4000 5500 +Wire Wire Line + 6050 5400 6050 5500 +Wire Wire Line + 6050 5500 6450 5500 +Wire Wire Line + 5000 6400 6050 6400 +Wire Wire Line + 6750 5700 6750 6400 +Connection ~ 6750 6400 +Wire Wire Line + 6750 6400 7600 6400 +Wire Wire Line + 6050 5500 6050 6400 +Connection ~ 6050 5500 +Connection ~ 6050 6400 +Wire Wire Line + 6050 6400 6750 6400 +$Comp +L Device:C C3 +U 1 1 5B103F89 +P 7050 4600 +F 0 "C3" V 6798 4600 50 0000 C CNN +F 1 "100u" V 6889 4600 50 0000 C CNN +F 2 "" H 7088 4450 50 0001 C CNN +F 3 "~" H 7050 4600 50 0001 C CNN + 1 7050 4600 + 0 1 1 0 +$EndComp +$Comp +L Device:R R4 +U 1 1 5B1048CE +P 7650 4750 +F 0 "R4" H 7720 4796 50 0000 L CNN +F 1 "4" H 7720 4705 50 0000 L CNN +F 2 "" V 7580 4750 50 0001 C CNN +F 3 "~" H 7650 4750 50 0001 C CNN + 1 7650 4750 + 1 0 0 -1 +$EndComp +$Comp +L power:GND #PWR0101 +U 1 1 5B10497D +P 7650 4900 +F 0 "#PWR0101" H 7650 4650 50 0001 C CNN +F 1 "GND" H 7655 4727 50 0000 C CNN +F 2 "" H 7650 4900 50 0001 C CNN +F 3 "" H 7650 4900 50 0001 C CNN + 1 7650 4900 + 1 0 0 -1 +$EndComp +Wire Wire Line + 7200 4600 7650 4600 +Wire Wire Line + 6900 4600 6850 4600 +Connection ~ 6650 4600 +Wire Wire Line + 6650 4600 6650 5000 +Text GLabel 7800 4250 0 50 Output ~ 0 +out +Wire Wire Line + 7800 4250 7850 4250 +Wire Wire Line + 7850 4250 7850 4100 +Wire Wire Line + 7850 4100 6850 4100 +Wire Wire Line + 6850 4100 6850 4600 +Connection ~ 6850 4600 +Wire Wire Line + 6850 4600 6650 4600 +$EndSCHEMATC diff --git a/analog circuits/class B push pull amplifier/class B push pull amplifier.cir b/analog circuits/class B push pull amplifier/class B push pull amplifier.cir new file mode 100644 index 0000000..a762456 --- /dev/null +++ b/analog circuits/class B push pull amplifier/class B push pull amplifier.cir @@ -0,0 +1,21 @@ +.title KiCad schematic +.include "/home/akshay/Downloads/Design_Of_Binary_Phase_Shift_Keying_(bpsk)_Modulator_&_Demodulator_Using_Esim_By_Prof_Raghu_K/Design_Of_BPSK_by_Raghu/BPSK/PNP.lib" +.include "/home/akshay/Downloads/Rc_Phase_Shift_Oscillator_By_Ms_Rohini.n,_Parkavi.k/NPN.lib" +V1 ip GND sin(0 20 1000) +C2 Net-_C2-Pad1_ ip 100u +C1 Net-_C1-Pad1_ ip 100u +R1 Net-_Q3-Pad1_ Net-_D1-Pad2_ 68 +D1 Net-_D1-Pad2_ Net-_D1-Pad1_ D_ALT +R2 Net-_D1-Pad1_ Net-_R2-Pad2_ 1 +R3 Net-_R2-Pad2_ Net-_Q1-Pad1_ 68 +R5 Net-_Q3-Pad1_ Net-_Q2-Pad1_ 1 +V3 GND Net-_Q1-Pad1_ dc 12 +V2 Net-_Q3-Pad1_ GND dc 12 +Q2 Net-_Q2-Pad1_ Net-_C2-Pad1_ Net-_Q2-Pad3_ Q2N2222 +C3 Net-_C3-Pad1_ out 100u +R4 Net-_C3-Pad1_ GND 4 +Q1 Net-_Q1-Pad1_ Net-_C1-Pad1_ out Q2N2907A +Q3 Net-_Q3-Pad1_ Net-_Q2-Pad3_ out Q2N2222 +Q4 out Net-_Q1-Pad1_ Net-_Q1-Pad1_ Q2N2222 +.tran .25m 30m +.end diff --git a/analog circuits/class B push pull amplifier/class B push pull amplifier.kicad_pcb b/analog circuits/class B push pull amplifier/class B push pull amplifier.kicad_pcb new file mode 100644 index 0000000..02c8ecb --- /dev/null +++ b/analog circuits/class B push pull amplifier/class B push pull amplifier.kicad_pcb @@ -0,0 +1 @@ +(kicad_pcb (version 4) (host kicad "dummy file") ) diff --git a/analog circuits/class B push pull amplifier/class B push pull amplifier.pro b/analog circuits/class B push pull amplifier/class B push pull amplifier.pro new file mode 100644 index 0000000..152769c --- /dev/null +++ b/analog circuits/class B push pull amplifier/class B push pull amplifier.pro @@ -0,0 +1,33 @@ +update=22/05/2015 07:44:53 +version=1 +last_client=kicad +[general] +version=1 +RootSch= +BoardNm= +[pcbnew] +version=1 +LastNetListRead= +UseCmpFile=1 +PadDrill=0.600000000000 +PadDrillOvalY=0.600000000000 +PadSizeH=1.500000000000 +PadSizeV=1.500000000000 +PcbTextSizeV=1.500000000000 +PcbTextSizeH=1.500000000000 +PcbTextThickness=0.300000000000 +ModuleTextSizeV=1.000000000000 +ModuleTextSizeH=1.000000000000 +ModuleTextSizeThickness=0.150000000000 +SolderMaskClearance=0.000000000000 +SolderMaskMinWidth=0.000000000000 +DrawSegmentWidth=0.200000000000 +BoardOutlineThickness=0.100000000000 +ModuleOutlineThickness=0.150000000000 +[cvpcb] +version=1 +NetIExt=net +[eeschema] +version=1 +LibDir= +[eeschema/libraries] diff --git a/analog circuits/class B push pull amplifier/class B push pull amplifier.sch b/analog circuits/class B push pull amplifier/class B push pull amplifier.sch new file mode 100644 index 0000000..a42e87a --- /dev/null +++ b/analog circuits/class B push pull amplifier/class B push pull amplifier.sch @@ -0,0 +1,394 @@ +EESchema Schematic File Version 4 +LIBS:class B push pull amplifier-cache +EELAYER 26 0 +EELAYER END +$Descr A4 11693 8268 +encoding utf-8 +Sheet 1 1 +Title "" +Date "" +Rev "" +Comp "" +Comment1 "" +Comment2 "" +Comment3 "" +Comment4 "" +$EndDescr +$Comp +L pspice:VSOURCE V1 +U 1 1 5B0D1F5B +P 2650 4750 +F 0 "V1" H 2878 4796 50 0000 L CNN +F 1 "VSOURCE" H 2878 4705 50 0000 L CNN +F 2 "" H 2650 4750 50 0001 C CNN +F 3 "" H 2650 4750 50 0001 C CNN +F 4 "V" H 2650 4750 50 0001 C CNN "Spice_Primitive" +F 5 "sin(0 20 1000)" H 2650 4750 50 0001 C CNN "Spice_Model" +F 6 "Y" H 2650 4750 50 0001 C CNN "Spice_Netlist_Enabled" + 1 2650 4750 + 1 0 0 -1 +$EndComp +$Comp +L Device:C C2 +U 1 1 5B0D1FC5 +P 3900 3700 +F 0 "C2" V 3648 3700 50 0000 C CNN +F 1 "100u" V 3739 3700 50 0000 C CNN +F 2 "" H 3938 3550 50 0001 C CNN +F 3 "~" H 3900 3700 50 0001 C CNN + 1 3900 3700 + 0 1 1 0 +$EndComp +$Comp +L Device:C C1 +U 1 1 5B0D2000 +P 3850 5150 +F 0 "C1" V 3598 5150 50 0000 C CNN +F 1 "100u" V 3689 5150 50 0000 C CNN +F 2 "" H 3888 5000 50 0001 C CNN +F 3 "~" H 3850 5150 50 0001 C CNN + 1 3850 5150 + 0 1 1 0 +$EndComp +$Comp +L Device:R R1 +U 1 1 5B0D207E +P 4950 2600 +F 0 "R1" H 5020 2646 50 0000 L CNN +F 1 "68" H 5020 2555 50 0000 L CNN +F 2 "" V 4880 2600 50 0001 C CNN +F 3 "~" H 4950 2600 50 0001 C CNN + 1 4950 2600 + 1 0 0 -1 +$EndComp +$Comp +L Device:D_ALT D1 +U 1 1 5B0D20F1 +P 5000 3750 +F 0 "D1" V 5046 3671 50 0000 R CNN +F 1 "D_ALT" V 4955 3671 50 0000 R CNN +F 2 "" H 5000 3750 50 0001 C CNN +F 3 "~" H 5000 3750 50 0001 C CNN +F 4 "D" H 5000 3750 50 0001 C CNN "Spice_Primitive" +F 5 "D_ALT" H 5000 3750 50 0001 C CNN "Spice_Model" +F 6 "Y" H 5000 3750 50 0001 C CNN "Spice_Netlist_Enabled" +F 7 "2 1" H 5000 3750 50 0001 C CNN "Spice_Node_Sequence" + 1 5000 3750 + 0 -1 -1 0 +$EndComp +$Comp +L Device:R R2 +U 1 1 5B0D216D +P 5000 4850 +F 0 "R2" H 5070 4896 50 0000 L CNN +F 1 "1" H 5070 4805 50 0000 L CNN +F 2 "" V 4930 4850 50 0001 C CNN +F 3 "~" H 5000 4850 50 0001 C CNN + 1 5000 4850 + 1 0 0 -1 +$EndComp +$Comp +L Device:R R3 +U 1 1 5B0D21B3 +P 5000 5950 +F 0 "R3" H 5070 5996 50 0000 L CNN +F 1 "68" H 5070 5905 50 0000 L CNN +F 2 "" V 4930 5950 50 0001 C CNN +F 3 "~" H 5000 5950 50 0001 C CNN + 1 5000 5950 + 1 0 0 -1 +$EndComp +$Comp +L Device:R R5 +U 1 1 5B0D2210 +P 6300 2550 +F 0 "R5" H 6370 2596 50 0000 L CNN +F 1 "1" H 6370 2505 50 0000 L CNN +F 2 "" V 6230 2550 50 0001 C CNN +F 3 "~" H 6300 2550 50 0001 C CNN + 1 6300 2550 + 1 0 0 -1 +$EndComp +$Comp +L pspice:VSOURCE V3 +U 1 1 5B0D2500 +P 7900 5900 +F 0 "V3" V 7397 5900 50 0000 C CNN +F 1 "VSOURCE" V 7488 5900 50 0000 C CNN +F 2 "" H 7900 5900 50 0001 C CNN +F 3 "" H 7900 5900 50 0001 C CNN +F 4 "V" H 7900 5900 50 0001 C CNN "Spice_Primitive" +F 5 "dc 12" H 7900 5900 50 0001 C CNN "Spice_Model" +F 6 "Y" H 7900 5900 50 0001 C CNN "Spice_Netlist_Enabled" + 1 7900 5900 + 0 1 1 0 +$EndComp +$Comp +L pspice:VSOURCE V2 +U 1 1 5B0D25B9 +P 7850 2600 +F 0 "V2" V 7347 2600 50 0000 C CNN +F 1 "VSOURCE" V 7438 2600 50 0000 C CNN +F 2 "" H 7850 2600 50 0001 C CNN +F 3 "" H 7850 2600 50 0001 C CNN +F 4 "V" H 7850 2600 50 0001 C CNN "Spice_Primitive" +F 5 "dc 12" H 7850 2600 50 0001 C CNN "Spice_Model" +F 6 "Y" H 7850 2600 50 0001 C CNN "Spice_Netlist_Enabled" + 1 7850 2600 + 0 -1 1 0 +$EndComp +Wire Wire Line + 2650 4450 2650 3700 +Wire Wire Line + 2650 3700 3050 3700 +Wire Wire Line + 4050 3700 4050 3350 +Wire Wire Line + 4050 3350 6000 3350 +Wire Wire Line + 2650 5050 2650 5150 +Wire Wire Line + 4000 5150 4000 5500 +Wire Wire Line + 6300 2400 4950 2400 +Wire Wire Line + 4950 2400 4950 2450 +Wire Wire Line + 4950 2750 4950 3600 +Wire Wire Line + 4950 3600 5000 3600 +Wire Wire Line + 5000 3900 5000 4700 +Wire Wire Line + 5000 5000 5000 5800 +Wire Wire Line + 5000 6100 5000 6400 +Wire Wire Line + 6050 3550 6300 3550 +Wire Wire Line + 6300 3150 6300 2700 +Wire Wire Line + 7600 6400 7600 5900 +Wire Wire Line + 6300 2400 6650 2400 +Wire Wire Line + 7550 2400 7550 2600 +Connection ~ 6300 2400 +$Comp +L power:GND #PWR01 +U 1 1 5B0D39AA +P 2600 6100 +F 0 "#PWR01" H 2600 5850 50 0001 C CNN +F 1 "GND" H 2605 5927 50 0000 C CNN +F 2 "" H 2600 6100 50 0001 C CNN +F 3 "" H 2600 6100 50 0001 C CNN + 1 2600 6100 + 1 0 0 -1 +$EndComp +Wire Wire Line + 2600 6100 2600 5150 +Wire Wire Line + 2600 5150 2650 5150 +$Comp +L power:GND #PWR04 +U 1 1 5B0D3D93 +P 8850 2850 +F 0 "#PWR04" H 8850 2600 50 0001 C CNN +F 1 "GND" H 8855 2677 50 0000 C CNN +F 2 "" H 8850 2850 50 0001 C CNN +F 3 "" H 8850 2850 50 0001 C CNN + 1 8850 2850 + 1 0 0 -1 +$EndComp +$Comp +L power:GND #PWR03 +U 1 1 5B0D3DC8 +P 8700 6000 +F 0 "#PWR03" H 8700 5750 50 0001 C CNN +F 1 "GND" H 8705 5827 50 0000 C CNN +F 2 "" H 8700 6000 50 0001 C CNN +F 3 "" H 8700 6000 50 0001 C CNN + 1 8700 6000 + 1 0 0 -1 +$EndComp +Wire Wire Line + 8200 5900 8700 5900 +Wire Wire Line + 8700 5900 8700 6000 +Wire Wire Line + 8150 2600 8850 2600 +Wire Wire Line + 8850 2600 8850 2850 +Wire Wire Line + 3700 5150 3500 5150 +Wire Wire Line + 3500 5150 3500 3700 +Connection ~ 3500 3700 +Wire Wire Line + 3500 3700 3750 3700 +Text GLabel 2700 3400 0 50 Input ~ 0 +ip +Wire Wire Line + 2700 3400 3050 3400 +Wire Wire Line + 3050 3400 3050 3700 +Connection ~ 3050 3700 +Wire Wire Line + 3050 3700 3500 3700 +$Comp +L Transistor_BJT:BC548 Q2 +U 1 1 5B0FA052 +P 6200 3350 +F 0 "Q2" H 6391 3396 50 0000 L CNN +F 1 "BC548" H 6391 3305 50 0000 L CNN +F 2 "Package_TO_SOT_THT:TO-92_Inline" H 6400 3275 50 0001 L CIN +F 3 "http://www.fairchildsemi.com/ds/BC/BC547.pdf" H 6200 3350 50 0001 L CNN +F 4 "Q" H 6200 3350 50 0001 C CNN "Spice_Primitive" +F 5 "Q2N2222" H 6200 3350 50 0001 C CNN "Spice_Model" +F 6 "Y" H 6200 3350 50 0001 C CNN "Spice_Netlist_Enabled" +F 7 "/home/akshay/Downloads/Rc_Phase_Shift_Oscillator_By_Ms_Rohini.n,_Parkavi.k/NPN.lib" H 6200 3350 50 0001 C CNN "Spice_Lib_File" + 1 6200 3350 + 1 0 0 -1 +$EndComp +Wire Wire Line + 6650 3850 6650 2400 +Connection ~ 6650 2400 +Wire Wire Line + 6650 2400 7550 2400 +Wire Wire Line + 6050 3550 6050 4050 +Wire Wire Line + 6050 4050 6350 4050 +Wire Wire Line + 6650 4250 6650 4600 +Wire Wire Line + 6650 5000 6650 5300 +Wire Wire Line + 6650 5300 6750 5300 +Connection ~ 6650 5000 +Wire Wire Line + 6050 5000 6650 5000 +Wire Wire Line + 5750 5200 4450 5200 +Wire Wire Line + 4450 5200 4450 5500 +Wire Wire Line + 4450 5500 4000 5500 +Wire Wire Line + 6050 5400 6050 5500 +Wire Wire Line + 6050 5500 6450 5500 +Wire Wire Line + 5000 6400 6050 6400 +Wire Wire Line + 6750 5700 6750 6400 +Connection ~ 6750 6400 +Wire Wire Line + 6750 6400 7600 6400 +Wire Wire Line + 6050 5500 6050 6400 +Connection ~ 6050 5500 +Connection ~ 6050 6400 +Wire Wire Line + 6050 6400 6750 6400 +$Comp +L Device:C C3 +U 1 1 5B103F89 +P 7050 4600 +F 0 "C3" V 6798 4600 50 0000 C CNN +F 1 "100u" V 6889 4600 50 0000 C CNN +F 2 "" H 7088 4450 50 0001 C CNN +F 3 "~" H 7050 4600 50 0001 C CNN + 1 7050 4600 + 0 1 1 0 +$EndComp +$Comp +L Device:R R4 +U 1 1 5B1048CE +P 7650 4750 +F 0 "R4" H 7720 4796 50 0000 L CNN +F 1 "4" H 7720 4705 50 0000 L CNN +F 2 "" V 7580 4750 50 0001 C CNN +F 3 "~" H 7650 4750 50 0001 C CNN + 1 7650 4750 + 1 0 0 -1 +$EndComp +$Comp +L power:GND #PWR0101 +U 1 1 5B10497D +P 7650 4900 +F 0 "#PWR0101" H 7650 4650 50 0001 C CNN +F 1 "GND" H 7655 4727 50 0000 C CNN +F 2 "" H 7650 4900 50 0001 C CNN +F 3 "" H 7650 4900 50 0001 C CNN + 1 7650 4900 + 1 0 0 -1 +$EndComp +Wire Wire Line + 7200 4600 7650 4600 +Wire Wire Line + 6900 4600 6850 4600 +Connection ~ 6650 4600 +Wire Wire Line + 6650 4600 6650 5000 +Text GLabel 7800 4250 0 50 Output ~ 0 +out +Wire Wire Line + 7800 4250 7850 4250 +Wire Wire Line + 7850 4250 7850 4100 +Wire Wire Line + 7850 4100 6850 4100 +Wire Wire Line + 6850 4100 6850 4600 +Connection ~ 6850 4600 +Wire Wire Line + 6850 4600 6650 4600 +$Comp +L Transistor_BJT:BC556 Q1 +U 1 1 5B0D23D7 +P 5950 5200 +F 0 "Q1" H 6140 5154 50 0000 L CNN +F 1 "BC556" H 6140 5245 50 0000 L CNN +F 2 "Package_TO_SOT_THT:TO-92_Inline" H 6150 5125 50 0001 L CIN +F 3 "http://www.fairchildsemi.com/ds/BC/BC557.pdf" H 5950 5200 50 0001 L CNN +F 4 "Q" H 5950 5200 50 0001 C CNN "Spice_Primitive" +F 5 "Q2N2907A" H 5950 5200 50 0001 C CNN "Spice_Model" +F 6 "Y" H 5950 5200 50 0001 C CNN "Spice_Netlist_Enabled" +F 7 "/home/akshay/Downloads/Design_Of_Binary_Phase_Shift_Keying_(bpsk)_Modulator_&_Demodulator_Using_Esim_By_Prof_Raghu_K/Design_Of_BPSK_by_Raghu/BPSK/PNP.lib" H 5950 5200 50 0001 C CNN "Spice_Lib_File" + 1 5950 5200 + 1 0 0 1 +$EndComp +$Comp +L Transistor_BJT:BC548 Q3 +U 1 1 5B30F9B3 +P 6550 4050 +F 0 "Q3" H 6741 4096 50 0000 L CNN +F 1 "BC548" H 6741 4005 50 0000 L CNN +F 2 "Package_TO_SOT_THT:TO-92_Inline" H 6750 3975 50 0001 L CIN +F 3 "http://www.fairchildsemi.com/ds/BC/BC547.pdf" H 6550 4050 50 0001 L CNN +F 4 "Q" H 6550 4050 50 0001 C CNN "Spice_Primitive" +F 5 "Q2N2222" H 6550 4050 50 0001 C CNN "Spice_Model" +F 6 "Y" H 6550 4050 50 0001 C CNN "Spice_Netlist_Enabled" +F 7 "/home/akshay/Downloads/Rc_Phase_Shift_Oscillator_By_Ms_Rohini.n,_Parkavi.k/NPN.lib" H 6550 4050 50 0001 C CNN "Spice_Lib_File" + 1 6550 4050 + 1 0 0 -1 +$EndComp +$Comp +L Transistor_BJT:BC548 Q4 +U 1 1 5B30FA33 +P 6650 5500 +F 0 "Q4" H 6841 5546 50 0000 L CNN +F 1 "BC548" H 6841 5455 50 0000 L CNN +F 2 "Package_TO_SOT_THT:TO-92_Inline" H 6850 5425 50 0001 L CIN +F 3 "http://www.fairchildsemi.com/ds/BC/BC547.pdf" H 6650 5500 50 0001 L CNN +F 4 "Q" H 6650 5500 50 0001 C CNN "Spice_Primitive" +F 5 "Q2N2222" H 6650 5500 50 0001 C CNN "Spice_Model" +F 6 "Y" H 6650 5500 50 0001 C CNN "Spice_Netlist_Enabled" +F 7 "/home/akshay/Downloads/Rc_Phase_Shift_Oscillator_By_Ms_Rohini.n,_Parkavi.k/NPN.lib" H 6650 5500 50 0001 C CNN "Spice_Lib_File" + 1 6650 5500 + 1 0 0 -1 +$EndComp +Text Notes 9050 5200 0 50 ~ 0 +.tran .25m 30m +$EndSCHEMATC |