summaryrefslogtreecommitdiff
path: root/doc/readme.md
blob: 7aa0c6e2ee38e8ea209d851027d7a91eb82d5db6 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
Ngspice Ghdl Interfacing Documentation 
====

It contains all the documenation for Ngspice and Ghdl related work.

Note: This project is still in alpha version and has been tested for basic digital components.
====

## What exactly interfacing of ngspice ghdl do?
Ngspice support mixed mode simulation. It can simulate both digital and analog component. 

Ngspice has something called model which define the functionality of your circuit,which can be used in the netlist. For example you can create adder model in ngspice and use it in any circuit netlist of ngspice.

Now the question is if we already have digital model in ngspice why this interfacing ?
Well in ngspice it is little tediouse to write your digital model. But many people are familiar with ghdl and can easily write the vhdl code.
So the idea of interfacing is just to write ghdl code for a model and install it as dummy model in ngspice. So whenever ngspice look 
for that model it will actually call the ghdl to get the result.


##Pre-requisites
1. Ubuntu 12.04 (You can try it on other version and let us know)
2. Python 2.7
3. PyQt4
4. ghdl

##How to install?
1. Clone this repository.
2. Run `./install-nghdl.sh` It will install ngspice from source code and put it in $HOME.


##Few words about installed code structure.
1. Ngspice will be installed in home directory $HOME. If you already have ngspice-26 directory there it will take its backup.
2. Source code for all other file will be present in ~/.esim-nghdl
3. symlink nghdl is stored in /usr/local/bin

##How to use?
1. Run nghdl in command terminal.
2. Upload your vhdl file.
3. Model will be created with your name of your vhdl file.
4. You can use this model in your netlist.

##LIMITATION:
1. You can use only one output port in your file.
2. All the port should be std_logic_vector only.
3. We can use only one code model of such type in our netlist.

##FUTURE WORK
1. Make changes to have more than one output.
2. Making changes to include use of more than one code models.
3. Interfacing it with esim formely known as Oscad so that we can use it in our schematic.