1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
|
/* -*- c++ -*- */
/*
* Copyright 2004 Free Software Foundation, Inc.
*
* This file is part of GNU Radio
*
* GNU Radio is free software; you can redistribute it and/or modify
* it under the terms of the GNU General Public License as published by
* the Free Software Foundation; either version 2, or (at your option)
* any later version.
*
* GNU Radio is distributed in the hope that it will be useful,
* but WITHOUT ANY WARRANTY; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
* GNU General Public License for more details.
*
* You should have received a copy of the GNU General Public License
* along with GNU Radio; see the file COPYING. If not, write to
* the Free Software Foundation, Inc., 59 Temple Place - Suite 330,
* Boston, MA 02111-1307, USA.
*/
#include "usrp_common.h"
#include "usrp_commands.h"
#include "spi.h"
/*
* the host side fpga loader code pushes an MD5 hash of the bitstream
* into hash1.
*/
#define USRP_HASH_SIZE 16
xdata at USRP_HASH_SLOT_0_ADDR unsigned char hash0[USRP_HASH_SIZE];
#define enable_codecs() USRP_PA &= ~(bmPA_SEN_CODEC_A | bmPA_SEN_CODEC_B)
#define disable_all() USRP_PA |= (bmPA_SEN_CODEC_A | bmPA_SEN_CODEC_B)
static void
write_byte_msb (unsigned char v);
void
write_both_9862s (unsigned char header_lo, unsigned char v)
{
enable_codecs ();
write_byte_msb (header_lo);
write_byte_msb (v);
disable_all ();
}
// ----------------------------------------------------------------
static void
write_byte_msb (unsigned char v)
{
unsigned char n = 8;
do {
v = (v << 1) | (v >> 7); // rotate left (MSB into bottom bit)
bitS_OUT = v & 0x1;
bitS_CLK = 1;
bitS_CLK = 0;
} while (--n != 0);
}
// ----------------------------------------------------------------
#define REG_RX_PWR_DN 1
#define REG_TX_PWR_DN 8
#define REG_TX_MODULATOR 20
void eeprom_init (void)
{
unsigned short counter;
unsigned char i;
// configure IO ports (B and D are used by GPIF)
IOA = bmPORT_A_INITIAL; // Port A initial state
OEA = bmPORT_A_OUTPUTS; // Port A direction register
IOC = bmPORT_C_INITIAL; // Port C initial state
OEC = bmPORT_C_OUTPUTS; // Port C direction register
IOE = bmPORT_E_INITIAL; // Port E initial state
OEE = bmPORT_E_OUTPUTS; // Port E direction register
EP0BCH = 0; SYNCDELAY;
// USBCS &= ~bmRENUM; // chip firmware handles commands
USBCS = 0; // chip firmware handles commands
USRP_PC &= ~bmPC_nRESET; // active low reset
USRP_PC |= bmPC_nRESET;
// init_spi ();
bitS_OUT = 0; /* idle state has CLK = 0 */
write_both_9862s (REG_RX_PWR_DN, 0x01);
write_both_9862s (REG_TX_PWR_DN, 0x0f); // pwr dn digital and analog_both
write_both_9862s (REG_TX_MODULATOR, 0x00); // coarse & fine modulators disabled
// zero firmware hash slot
i = 0;
do {
hash0[i] = 0;
i++;
} while (i != USRP_HASH_SIZE);
counter = 0;
while (1){
counter++;
if (counter & 0x8000)
IOC ^= bmPC_LED0;
}
}
|