-- Copyright (C) 2001 Bill Billowitch.

-- Some of the work to develop this test suite was done with Air Force
-- support.  The Air Force and Bill Billowitch assume no
-- responsibilities for this software.

-- This file is part of VESTs (Vhdl tESTs).

-- VESTs is free software; you can redistribute it and/or modify it
-- under the terms of the GNU General Public License as published by the
-- Free Software Foundation; either version 2 of the License, or (at
-- your option) any later version. 

-- VESTs is distributed in the hope that it will be useful, but WITHOUT
-- ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
-- FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
-- for more details. 

-- You should have received a copy of the GNU General Public License
-- along with VESTs; if not, write to the Free Software Foundation,
-- Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA 

-- ---------------------------------------------------------------------
--
-- $Id: tc362.vhd,v 1.2 2001-10-26 16:30:26 paw Exp $
-- $Revision: 1.2 $
--
-- ---------------------------------------------------------------------

ENTITY c03s02b01x01p02n01i00362ent IS
END c03s02b01x01p02n01i00362ent;

ARCHITECTURE c03s02b01x01p02n01i00362arch OF c03s02b01x01p02n01i00362ent IS
  type MVL1 is ('0', '1');
  type MVL2 is ('X', 'Z');
BEGIN
  TESTING: PROCESS
    variable k : integer := 0;
  BEGIN
    for I in MVL1'LOW to MVL2'HIGH loop  -- failure_here
    end loop;
    wait for 10 ns;
    assert FALSE 
      report "***FAILED TEST: c03s02b01x01p02n01i00362 - Bounds are of different discrete types" 
      severity ERROR;
    wait;
  END PROCESS TESTING;

END c03s02b01x01p02n01i00362arch;