From 6c3f709174e8e4d5411f851cedb7d84c38d3b04a Mon Sep 17 00:00:00 2001 From: Tristan Gingold Date: Fri, 20 Dec 2013 04:48:54 +0100 Subject: Import vests testsuite --- .../vests/vhdl-93/billowitch/compliant/tc3118.vhd | 110 +++++++++++++++++++++ 1 file changed, 110 insertions(+) create mode 100644 testsuite/vests/vhdl-93/billowitch/compliant/tc3118.vhd (limited to 'testsuite/vests/vhdl-93/billowitch/compliant/tc3118.vhd') diff --git a/testsuite/vests/vhdl-93/billowitch/compliant/tc3118.vhd b/testsuite/vests/vhdl-93/billowitch/compliant/tc3118.vhd new file mode 100644 index 0000000..d34e814 --- /dev/null +++ b/testsuite/vests/vhdl-93/billowitch/compliant/tc3118.vhd @@ -0,0 +1,110 @@ + +-- Copyright (C) 2001 Bill Billowitch. + +-- Some of the work to develop this test suite was done with Air Force +-- support. The Air Force and Bill Billowitch assume no +-- responsibilities for this software. + +-- This file is part of VESTs (Vhdl tESTs). + +-- VESTs is free software; you can redistribute it and/or modify it +-- under the terms of the GNU General Public License as published by the +-- Free Software Foundation; either version 2 of the License, or (at +-- your option) any later version. + +-- VESTs is distributed in the hope that it will be useful, but WITHOUT +-- ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or +-- FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License +-- for more details. + +-- You should have received a copy of the GNU General Public License +-- along with VESTs; if not, write to the Free Software Foundation, +-- Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA + +-- --------------------------------------------------------------------- +-- +-- $Id: tc3118.vhd,v 1.2 2001-10-26 16:29:51 paw Exp $ +-- $Revision: 1.2 $ +-- +-- --------------------------------------------------------------------- + +ENTITY c05s02b01x01p03n01i03118ent_a IS + generic ( g1 : boolean ); + port ( p1 : in Bit; + p2 : out Bit ); +END c05s02b01x01p03n01i03118ent_a; + +ARCHITECTURE c05s02b01x01p03n01i03118arch_a OF c05s02b01x01p03n01i03118ent_a IS + +BEGIN + p2 <= p1 after 10 ns; +END c05s02b01x01p03n01i03118arch_a; + + +ARCHITECTURE c05s02b01x01p03n01i03118arch_b OF c05s02b01x01p03n01i03118ent_a IS + +BEGIN + p2 <= p1 after 15 ns; +END c05s02b01x01p03n01i03118arch_b; + + +configuration c05s02b01x01p03n01i03118cfg_a of c05s02b01x01p03n01i03118ent_a is + for c05s02b01x01p03n01i03118arch_a + end for; +end c05s02b01x01p03n01i03118cfg_a; + + +configuration c05s02b01x01p03n01i03118cfg_b of c05s02b01x01p03n01i03118ent_a is + for c05s02b01x01p03n01i03118arch_b + end for; +end c05s02b01x01p03n01i03118cfg_b; + + +-- + + +ENTITY c05s02b01x01p03n01i03118ent IS +END c05s02b01x01p03n01i03118ent; + +ARCHITECTURE c05s02b01x01p03n01i03118arch OF c05s02b01x01p03n01i03118ent IS + component ic_socket + generic ( g1 : boolean ); + port ( p1 : in Bit; + p2 : out Bit ); + end component; + signal s1,s2,s3,s4 : Bit; + for all : ic_socket use entity work.c05s02b01x01p03n01i03118ent_a (c05s02b01x01p03n01i03118arch_a); +BEGIN + u1 : ic_socket + generic map ( true ) + port map (s1, s2); + u2 : ic_socket + generic map ( true ) + port map (s2, s3); + u3 : ic_socket + generic map ( true ) + port map (s3, s4); + + TESTING: PROCESS + BEGIN + wait for 30 ns; + assert NOT( s2 = s1 and + s3 = s2 and + s4 = s3 ) + report "***PASSED TEST: c05s02b01x01p03n01i03118" + severity NOTE; + assert ( s2 = s1 and + s3 = s2 and + s4 = s3 ) + report "***FAILED TEST: c05s02b01x01p03n01i03118 - Entity declaration denoted by the entity name together with an architecture body binding in architecture declaration." + severity ERROR; + wait; + END PROCESS TESTING; + +END c05s02b01x01p03n01i03118arch; + + +configuration c05s02b01x01p03n01i03118cfg of c05s02b01x01p03n01i03118ent is + for c05s02b01x01p03n01i03118arch + end for; +end c05s02b01x01p03n01i03118cfg; -- cgit