From 6c3f709174e8e4d5411f851cedb7d84c38d3b04a Mon Sep 17 00:00:00 2001 From: Tristan Gingold Date: Fri, 20 Dec 2013 04:48:54 +0100 Subject: Import vests testsuite --- .../vhdl-93/ashenden/compliant/ch_15_dlxtstb.vhd | 49 ++++++++++++++++++++++ 1 file changed, 49 insertions(+) create mode 100644 testsuite/vests/vhdl-93/ashenden/compliant/ch_15_dlxtstb.vhd (limited to 'testsuite/vests/vhdl-93/ashenden/compliant/ch_15_dlxtstb.vhd') diff --git a/testsuite/vests/vhdl-93/ashenden/compliant/ch_15_dlxtstb.vhd b/testsuite/vests/vhdl-93/ashenden/compliant/ch_15_dlxtstb.vhd new file mode 100644 index 0000000..e5bb8b9 --- /dev/null +++ b/testsuite/vests/vhdl-93/ashenden/compliant/ch_15_dlxtstb.vhd @@ -0,0 +1,49 @@ + +-- Copyright (C) 1996 Morgan Kaufmann Publishers, Inc + +-- This file is part of VESTs (Vhdl tESTs). + +-- VESTs is free software; you can redistribute it and/or modify it +-- under the terms of the GNU General Public License as published by the +-- Free Software Foundation; either version 2 of the License, or (at +-- your option) any later version. + +-- VESTs is distributed in the hope that it will be useful, but WITHOUT +-- ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or +-- FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License +-- for more details. + +-- You should have received a copy of the GNU General Public License +-- along with VESTs; if not, write to the Free Software Foundation, +-- Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA + +-- --------------------------------------------------------------------- +-- +-- $Id: ch_15_dlxtstb.vhd,v 1.1.1.1 2001-08-22 18:20:48 paw Exp $ +-- $Revision: 1.1.1.1 $ +-- +-- --------------------------------------------------------------------- + +configuration dlx_test_behavior of dlx_test is + + for bench + + for cg : clock_gen + use entity work.clock_gen(behavior) + generic map ( Tpw => 8 ns, Tps => 2 ns ); + end for; + + for mem : memory + use entity work.memory(preloaded) + generic map ( mem_size => 65536, + Tac_first => 95 ns, Tac_burst => 35 ns, Tpd_clk_out => 2 ns ); + end for; + + for proc : dlx + use entity work.dlx(behavior) + generic map ( Tpd_clk_out => 2 ns, debug => trace_each_step ); + end for; + + end for; + +end configuration dlx_test_behavior; -- cgit