summaryrefslogtreecommitdiff
path: root/library/SubcircuitLibrary/full_sub/full_sub.cir.out
blob: 5e58cc0ad7c4d6887080fd3f491e4dec27bbd8ad (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
* c:\esim\esim\src\subcircuitlibrary\full_sub\full_sub.cir

.include half_sub.sub
* u3  net-_u3-pad1_ net-_u3-pad2_ net-_u3-pad3_ d_or
* u5  net-_u5-pad1_ net-_u5-pad2_ net-_u5-pad3_ net-_u5-pad4_ net-_u3-pad3_ port
x1 net-_u5-pad1_ net-_u5-pad2_ net-_x1-pad3_ net-_u3-pad1_ half_sub
x2 net-_u5-pad3_ net-_x1-pad3_ net-_u5-pad4_ net-_u3-pad2_ half_sub
a1 [net-_u3-pad1_ net-_u3-pad2_ ] net-_u3-pad3_ u3
* Schematic Name: d_or, NgSpice Name: d_or
.model u3 d_or(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 ) 
.tran 10e-03 100e-03 0e-03

* Control Statements 
.control
run
print allv > plot_data_v.txt
print alli > plot_data_i.txt
.endc
.end