From 84bf88d2e5d1cf90a0e500bacd918c050aae5d74 Mon Sep 17 00:00:00 2001 From: AnkushECE Date: Wed, 24 Aug 2022 22:51:28 +0530 Subject: CD4023 is 3 input NAND gate IC. --- .../SubcircuitLibrary/CD_4023/CD_4023-cache.lib | 100 ++++ library/SubcircuitLibrary/CD_4023/CD_4023.cir | 29 + library/SubcircuitLibrary/CD_4023/CD_4023.cir.out | 32 ++ library/SubcircuitLibrary/CD_4023/CD_4023.pro | 71 +++ library/SubcircuitLibrary/CD_4023/CD_4023.sch | 606 +++++++++++++++++++++ library/SubcircuitLibrary/CD_4023/CD_4023.sub | 26 + .../CD_4023/CD_4023_Previous_Values.xml | 1 + library/SubcircuitLibrary/CD_4023/NMOS-180nm.lib | 13 + library/SubcircuitLibrary/CD_4023/PMOS-180nm.lib | 11 + library/SubcircuitLibrary/CD_4023/README.md | 26 + library/SubcircuitLibrary/CD_4023/analysis | 1 + 11 files changed, 916 insertions(+) create mode 100644 library/SubcircuitLibrary/CD_4023/CD_4023-cache.lib create mode 100644 library/SubcircuitLibrary/CD_4023/CD_4023.cir create mode 100644 library/SubcircuitLibrary/CD_4023/CD_4023.cir.out create mode 100644 library/SubcircuitLibrary/CD_4023/CD_4023.pro create mode 100644 library/SubcircuitLibrary/CD_4023/CD_4023.sch create mode 100644 library/SubcircuitLibrary/CD_4023/CD_4023.sub create mode 100644 library/SubcircuitLibrary/CD_4023/CD_4023_Previous_Values.xml create mode 100644 library/SubcircuitLibrary/CD_4023/NMOS-180nm.lib create mode 100644 library/SubcircuitLibrary/CD_4023/PMOS-180nm.lib create mode 100644 library/SubcircuitLibrary/CD_4023/README.md create mode 100644 library/SubcircuitLibrary/CD_4023/analysis (limited to 'library/SubcircuitLibrary/CD_4023') diff --git a/library/SubcircuitLibrary/CD_4023/CD_4023-cache.lib b/library/SubcircuitLibrary/CD_4023/CD_4023-cache.lib new file mode 100644 index 00000000..6c512720 --- /dev/null +++ b/library/SubcircuitLibrary/CD_4023/CD_4023-cache.lib @@ -0,0 +1,100 @@ +EESchema-LIBRARY Version 2.3 +#encoding utf-8 +# +# PORT +# +DEF PORT U 0 40 Y Y 26 F N +F0 "U" 50 100 30 H V C CNN +F1 "PORT" 0 0 30 H V C CNN +F2 "" 0 0 60 H V C CNN +F3 "" 0 0 60 H V C CNN +DRAW +A 325 225 285 -1421 -1278 0 1 0 N 100 50 150 0 +A 376 -275 356 1294 1408 0 1 0 N 150 0 100 -50 +S -100 50 100 -50 0 1 0 N +X ~ 1 250 0 100 L 30 30 1 1 B +X ~ 2 250 0 100 L 30 30 2 1 B +X ~ 3 250 0 100 L 30 30 3 1 B +X ~ 4 250 0 100 L 30 30 4 1 B +X ~ 5 250 0 100 L 30 30 5 1 B +X ~ 6 250 0 100 L 30 30 6 1 B +X ~ 7 250 0 100 L 30 30 7 1 B +X ~ 8 250 0 100 L 30 30 8 1 B +X ~ 9 250 0 100 L 30 30 9 1 B +X ~ 10 250 0 100 L 30 30 10 1 B +X ~ 11 250 0 100 L 30 30 11 1 B +X ~ 12 250 0 100 L 30 30 12 1 B +X ~ 13 250 0 100 L 30 30 13 1 B +X ~ 14 250 0 100 L 30 30 14 1 B +X ~ 15 250 0 100 L 30 30 15 1 B +X ~ 16 250 0 100 L 30 30 16 1 B +X ~ 17 250 0 100 L 30 30 17 1 B +X ~ 18 250 0 100 L 30 30 18 1 B +X ~ 19 250 0 100 L 30 30 19 1 B +X ~ 20 250 0 100 L 30 30 20 1 B +X ~ 21 250 0 100 L 30 30 21 1 B +X ~ 22 250 0 100 L 30 30 22 1 B +X ~ 23 250 0 100 L 30 30 23 1 B +X ~ 24 250 0 100 L 30 30 24 1 B +X ~ 25 250 0 100 L 30 30 25 1 B +X ~ 26 250 0 100 L 30 30 26 1 B +ENDDRAW +ENDDEF +# +# eSim_MOS_N +# +DEF eSim_MOS_N M 0 0 Y N 1 F N +F0 "M" 0 -150 50 H V R CNN +F1 "eSim_MOS_N" 100 -50 50 H V R CNN +F2 "" 300 -300 29 H V C CNN +F3 "" 100 -200 60 H V C CNN +ALIAS mosfet_n +DRAW +C 150 -200 111 0 1 10 N +P 2 0 1 10 130 -290 130 -250 N +P 2 0 1 0 130 -270 200 -270 N +P 2 0 1 10 130 -220 130 -180 N +P 2 0 1 0 130 -200 200 -200 N +P 2 0 1 10 130 -150 130 -110 N +P 2 0 1 0 130 -130 200 -130 N +P 2 0 1 0 200 -300 200 -270 N +P 2 0 1 0 200 -130 200 -100 N +P 3 0 1 10 110 -275 110 -125 110 -125 N +P 3 0 1 0 200 -200 300 -200 300 -250 N +P 4 0 1 0 140 -200 180 -215 180 -185 140 -200 F +X D 1 200 0 100 D 50 50 1 1 P +X G 2 -100 -200 210 R 50 50 1 1 P +X S 3 200 -400 100 U 50 50 1 1 P +X B 4 300 -350 98 U 47 47 1 1 P +ENDDRAW +ENDDEF +# +# eSim_MOS_P +# +DEF eSim_MOS_P M 0 0 Y N 1 F N +F0 "M" -50 50 50 H V R CNN +F1 "eSim_MOS_P" 50 150 50 H V R CNN +F2 "" 250 100 29 H V C CNN +F3 "" 50 0 60 H V C CNN +ALIAS mosfet_p +DRAW +C 100 0 111 0 1 10 N +P 2 0 1 0 80 -70 150 -70 N +P 2 0 1 10 80 -50 80 -90 N +P 2 0 1 0 80 0 150 0 N +P 2 0 1 10 80 20 80 -20 N +P 2 0 1 0 80 70 150 70 N +P 2 0 1 10 80 90 80 50 N +P 2 0 1 0 150 -70 150 -100 N +P 2 0 1 0 150 100 150 70 N +P 3 0 1 10 60 75 60 -75 60 -75 N +P 3 0 1 0 150 0 250 0 250 -50 N +P 4 0 1 0 140 0 100 -15 100 15 140 0 F +X D 1 150 200 100 D 50 50 1 1 P +X G 2 -150 0 210 R 50 50 1 1 P +X S 3 150 -200 100 U 50 50 1 1 P +X B 4 250 -150 100 U 50 50 1 1 P +ENDDRAW +ENDDEF +# +#End Library diff --git a/library/SubcircuitLibrary/CD_4023/CD_4023.cir b/library/SubcircuitLibrary/CD_4023/CD_4023.cir new file mode 100644 index 00000000..5f80efd8 --- /dev/null +++ b/library/SubcircuitLibrary/CD_4023/CD_4023.cir @@ -0,0 +1,29 @@ +* C:\FOSSEE\eSim\library\SubcircuitLibrary\CD_4023\CD_4023.cir + +* EESchema Netlist Version 1.1 (Spice format) creation date: 05/26/22 15:14:54 + +* To exclude a component from the Spice Netlist add [Spice_Netlist_Enabled] user FIELD set to: N +* To reorder the component spice node sequence add [Spice_Node_Sequence] user FIELD and define sequence: 2,1,0 + +* Sheet Name: / +M1 Net-_M1-Pad1_ Net-_M1-Pad2_ Net-_M1-Pad3_ Net-_M1-Pad3_ eSim_MOS_P +M3 Net-_M2-Pad3_ Net-_M3-Pad2_ Net-_M3-Pad3_ Net-_M3-Pad3_ eSim_MOS_N +M6 Net-_M1-Pad1_ Net-_M4-Pad2_ Net-_M1-Pad3_ Net-_M1-Pad3_ eSim_MOS_P +M5 Net-_M1-Pad1_ Net-_M3-Pad2_ Net-_M1-Pad3_ Net-_M1-Pad3_ eSim_MOS_P +M2 Net-_M1-Pad1_ Net-_M1-Pad2_ Net-_M2-Pad3_ Net-_M2-Pad3_ eSim_MOS_N +M4 Net-_M3-Pad3_ Net-_M4-Pad2_ Net-_M11-Pad3_ Net-_M11-Pad3_ eSim_MOS_N +M8 Net-_M12-Pad1_ Net-_M12-Pad2_ Net-_M1-Pad3_ Net-_M1-Pad3_ eSim_MOS_P +M13 Net-_M12-Pad3_ Net-_M13-Pad2_ Net-_M13-Pad3_ Net-_M13-Pad3_ eSim_MOS_N +M18 Net-_M12-Pad1_ Net-_M14-Pad2_ Net-_M1-Pad3_ Net-_M1-Pad3_ eSim_MOS_P +M16 Net-_M12-Pad1_ Net-_M13-Pad2_ Net-_M1-Pad3_ Net-_M1-Pad3_ eSim_MOS_P +M12 Net-_M12-Pad1_ Net-_M12-Pad2_ Net-_M12-Pad3_ Net-_M12-Pad3_ eSim_MOS_N +M14 Net-_M13-Pad3_ Net-_M14-Pad2_ Net-_M11-Pad3_ Net-_M11-Pad3_ eSim_MOS_N +M7 Net-_M15-Pad1_ Net-_M7-Pad2_ Net-_M1-Pad3_ Net-_M1-Pad3_ eSim_MOS_P +M10 Net-_M10-Pad1_ Net-_M10-Pad2_ Net-_M10-Pad3_ Net-_M10-Pad3_ eSim_MOS_N +M17 Net-_M15-Pad1_ Net-_M11-Pad2_ Net-_M1-Pad3_ Net-_M1-Pad3_ eSim_MOS_P +M15 Net-_M15-Pad1_ Net-_M10-Pad2_ Net-_M1-Pad3_ Net-_M1-Pad3_ eSim_MOS_P +M9 Net-_M15-Pad1_ Net-_M7-Pad2_ Net-_M10-Pad1_ Net-_M10-Pad1_ eSim_MOS_N +M11 Net-_M10-Pad3_ Net-_M11-Pad2_ Net-_M11-Pad3_ Net-_M11-Pad3_ eSim_MOS_N +U1 Net-_M1-Pad2_ Net-_M3-Pad2_ Net-_M12-Pad2_ Net-_M13-Pad2_ Net-_M14-Pad2_ Net-_M12-Pad1_ Net-_M11-Pad3_ Net-_M4-Pad2_ Net-_M1-Pad1_ Net-_M15-Pad1_ Net-_M7-Pad2_ Net-_M10-Pad2_ Net-_M11-Pad2_ Net-_M1-Pad3_ PORT + +.end diff --git a/library/SubcircuitLibrary/CD_4023/CD_4023.cir.out b/library/SubcircuitLibrary/CD_4023/CD_4023.cir.out new file mode 100644 index 00000000..86a72392 --- /dev/null +++ b/library/SubcircuitLibrary/CD_4023/CD_4023.cir.out @@ -0,0 +1,32 @@ +* c:\fossee\esim\library\subcircuitlibrary\cd_4023\cd_4023.cir + +.include PMOS-180nm.lib +.include NMOS-180nm.lib +m1 net-_m1-pad1_ net-_m1-pad2_ net-_m1-pad3_ net-_m1-pad3_ CMOSP W=100u L=100u M=1 +m3 net-_m2-pad3_ net-_m3-pad2_ net-_m3-pad3_ net-_m3-pad3_ CMOSN W=100u L=100u M=1 +m6 net-_m1-pad1_ net-_m4-pad2_ net-_m1-pad3_ net-_m1-pad3_ CMOSP W=100u L=100u M=1 +m5 net-_m1-pad1_ net-_m3-pad2_ net-_m1-pad3_ net-_m1-pad3_ CMOSP W=100u L=100u M=1 +m2 net-_m1-pad1_ net-_m1-pad2_ net-_m2-pad3_ net-_m2-pad3_ CMOSN W=100u L=100u M=1 +m4 net-_m3-pad3_ net-_m4-pad2_ net-_m11-pad3_ net-_m11-pad3_ CMOSN W=100u L=100u M=1 +m8 net-_m12-pad1_ net-_m12-pad2_ net-_m1-pad3_ net-_m1-pad3_ CMOSP W=100u L=100u M=1 +m13 net-_m12-pad3_ net-_m13-pad2_ net-_m13-pad3_ net-_m13-pad3_ CMOSN W=100u L=100u M=1 +m18 net-_m12-pad1_ net-_m14-pad2_ net-_m1-pad3_ net-_m1-pad3_ CMOSP W=100u L=100u M=1 +m16 net-_m12-pad1_ net-_m13-pad2_ net-_m1-pad3_ net-_m1-pad3_ CMOSP W=100u L=100u M=1 +m12 net-_m12-pad1_ net-_m12-pad2_ net-_m12-pad3_ net-_m12-pad3_ CMOSN W=100u L=100u M=1 +m14 net-_m13-pad3_ net-_m14-pad2_ net-_m11-pad3_ net-_m11-pad3_ CMOSN W=100u L=100u M=1 +m7 net-_m15-pad1_ net-_m7-pad2_ net-_m1-pad3_ net-_m1-pad3_ CMOSP W=100u L=100u M=1 +m10 net-_m10-pad1_ net-_m10-pad2_ net-_m10-pad3_ net-_m10-pad3_ CMOSN W=100u L=100u M=1 +m17 net-_m15-pad1_ net-_m11-pad2_ net-_m1-pad3_ net-_m1-pad3_ CMOSP W=100u L=100u M=1 +m15 net-_m15-pad1_ net-_m10-pad2_ net-_m1-pad3_ net-_m1-pad3_ CMOSP W=100u L=100u M=1 +m9 net-_m15-pad1_ net-_m7-pad2_ net-_m10-pad1_ net-_m10-pad1_ CMOSN W=100u L=100u M=1 +m11 net-_m10-pad3_ net-_m11-pad2_ net-_m11-pad3_ net-_m11-pad3_ CMOSN W=100u L=100u M=1 +* u1 net-_m1-pad2_ net-_m3-pad2_ net-_m12-pad2_ net-_m13-pad2_ net-_m14-pad2_ net-_m12-pad1_ net-_m11-pad3_ net-_m4-pad2_ net-_m1-pad1_ net-_m15-pad1_ net-_m7-pad2_ net-_m10-pad2_ net-_m11-pad2_ net-_m1-pad3_ port +.tran 0e-00 0e-00 0e-00 + +* Control Statements +.control +run +print allv > plot_data_v.txt +print alli > plot_data_i.txt +.endc +.end diff --git a/library/SubcircuitLibrary/CD_4023/CD_4023.pro b/library/SubcircuitLibrary/CD_4023/CD_4023.pro new file mode 100644 index 00000000..d7f78c3b --- /dev/null +++ b/library/SubcircuitLibrary/CD_4023/CD_4023.pro @@ -0,0 +1,71 @@ +update=22/05/2015 07:44:53 +version=1 +last_client=kicad +[general] +version=1 +RootSch= +BoardNm= +[pcbnew] +version=1 +LastNetListRead= +UseCmpFile=1 +PadDrill=0.600000000000 +PadDrillOvalY=0.600000000000 +PadSizeH=1.500000000000 +PadSizeV=1.500000000000 +PcbTextSizeV=1.500000000000 +PcbTextSizeH=1.500000000000 +PcbTextThickness=0.300000000000 +ModuleTextSizeV=1.000000000000 +ModuleTextSizeH=1.000000000000 +ModuleTextSizeThickness=0.150000000000 +SolderMaskClearance=0.000000000000 +SolderMaskMinWidth=0.000000000000 +DrawSegmentWidth=0.200000000000 +BoardOutlineThickness=0.100000000000 +ModuleOutlineThickness=0.150000000000 +[cvpcb] +version=1 +NetIExt=net +[eeschema] +version=1 +LibDir= +[eeschema/libraries] +LibName1=adc-dac +LibName2=memory +LibName3=xilinx +LibName4=microcontrollers +LibName5=dsp +LibName6=microchip +LibName7=analog_switches +LibName8=motorola +LibName9=texas +LibName10=intel +LibName11=audio +LibName12=interface +LibName13=digital-audio +LibName14=philips +LibName15=display +LibName16=cypress +LibName17=siliconi +LibName18=opto +LibName19=atmel +LibName20=contrib +LibName21=power +LibName22=eSim_Plot +LibName23=transistors +LibName24=conn +LibName25=eSim_User +LibName26=regul +LibName27=74xx +LibName28=cmos4000 +LibName29=eSim_Analog +LibName30=eSim_Devices +LibName31=eSim_Digital +LibName32=eSim_Hybrid +LibName33=eSim_Miscellaneous +LibName34=eSim_Power +LibName35=eSim_Sources +LibName36=eSim_Subckt +LibName37=eSim_Nghdl +LibName38=eSim_Ngveri diff --git a/library/SubcircuitLibrary/CD_4023/CD_4023.sch b/library/SubcircuitLibrary/CD_4023/CD_4023.sch new file mode 100644 index 00000000..011d0fb3 --- /dev/null +++ b/library/SubcircuitLibrary/CD_4023/CD_4023.sch @@ -0,0 +1,606 @@ +EESchema Schematic File Version 2 +LIBS:adc-dac +LIBS:memory +LIBS:xilinx +LIBS:microcontrollers +LIBS:dsp +LIBS:microchip +LIBS:analog_switches +LIBS:motorola +LIBS:texas +LIBS:intel +LIBS:audio +LIBS:interface +LIBS:digital-audio +LIBS:philips +LIBS:display +LIBS:cypress +LIBS:siliconi +LIBS:opto +LIBS:atmel +LIBS:contrib +LIBS:power +LIBS:eSim_Plot +LIBS:transistors +LIBS:conn +LIBS:eSim_User +LIBS:regul +LIBS:74xx +LIBS:cmos4000 +LIBS:eSim_Analog +LIBS:eSim_Devices +LIBS:eSim_Digital +LIBS:eSim_Hybrid +LIBS:eSim_Miscellaneous +LIBS:eSim_Power +LIBS:eSim_Sources +LIBS:eSim_Subckt +LIBS:eSim_Nghdl +LIBS:eSim_Ngveri +LIBS:CD_4023-cache +EELAYER 25 0 +EELAYER END +$Descr A4 11693 8268 +encoding utf-8 +Sheet 1 1 +Title "" +Date "" +Rev "" +Comp "" +Comment1 "" +Comment2 "" +Comment3 "" +Comment4 "" +$EndDescr +$Comp +L eSim_MOS_P M1 +U 1 1 628F45D1 +P 3150 4000 +F 0 "M1" H 3100 4050 50 0000 R CNN +F 1 "eSim_MOS_P" H 3200 4150 50 0000 R CNN +F 2 "" H 3400 4100 29 0000 C CNN +F 3 "" H 3200 4000 60 0000 C CNN + 1 3150 4000 + 1 0 0 1 +$EndComp +$Comp +L eSim_MOS_N M3 +U 1 1 628F45D2 +P 3600 4850 +F 0 "M3" H 3600 4700 50 0000 R CNN +F 1 "eSim_MOS_N" H 3700 4800 50 0000 R CNN +F 2 "" H 3900 4550 29 0000 C CNN +F 3 "" H 3700 4650 60 0000 C CNN + 1 3600 4850 + 1 0 0 -1 +$EndComp +$Comp +L eSim_MOS_P M6 +U 1 1 628F45D3 +P 4350 4000 +F 0 "M6" H 4300 4050 50 0000 R CNN +F 1 "eSim_MOS_P" H 4400 4150 50 0000 R CNN +F 2 "" H 4600 4100 29 0000 C CNN +F 3 "" H 4400 4000 60 0000 C CNN + 1 4350 4000 + -1 0 0 1 +$EndComp +$Comp +L eSim_MOS_P M5 +U 1 1 628F45D4 +P 3650 4000 +F 0 "M5" H 3600 4050 50 0000 R CNN +F 1 "eSim_MOS_P" H 3700 4150 50 0000 R CNN +F 2 "" H 3900 4100 29 0000 C CNN +F 3 "" H 3700 4000 60 0000 C CNN + 1 3650 4000 + 1 0 0 1 +$EndComp +$Comp +L eSim_MOS_N M2 +U 1 1 628F45D5 +P 3600 4400 +F 0 "M2" H 3600 4250 50 0000 R CNN +F 1 "eSim_MOS_N" H 3700 4350 50 0000 R CNN +F 2 "" H 3900 4100 29 0000 C CNN +F 3 "" H 3700 4200 60 0000 C CNN + 1 3600 4400 + 1 0 0 -1 +$EndComp +$Comp +L eSim_MOS_N M4 +U 1 1 628F45D6 +P 3600 5300 +F 0 "M4" H 3600 5150 50 0000 R CNN +F 1 "eSim_MOS_N" H 3700 5250 50 0000 R CNN +F 2 "" H 3900 5000 29 0000 C CNN +F 3 "" H 3700 5100 60 0000 C CNN + 1 3600 5300 + 1 0 0 -1 +$EndComp +Wire Wire Line + 3300 4200 3300 4250 +Wire Wire Line + 3300 4250 4200 4250 +Wire Wire Line + 3800 4200 3800 4400 +Wire Wire Line + 4200 4250 4200 4200 +Connection ~ 3800 4250 +Wire Wire Line + 3800 4800 3800 4850 +Wire Wire Line + 3800 5250 3800 5300 +Wire Wire Line + 3900 4750 3900 4800 +Wire Wire Line + 3900 4800 3800 4800 +Wire Wire Line + 3900 5200 3900 5250 +Wire Wire Line + 3900 5250 3800 5250 +Wire Wire Line + 3900 5650 3900 5700 +Wire Wire Line + 3800 5700 6050 5700 +Wire Wire Line + 3300 3800 6350 3800 +Wire Wire Line + 3400 3800 3400 3850 +Wire Wire Line + 3900 3800 3900 3850 +Wire Wire Line + 4100 3800 4100 3850 +Wire Wire Line + 3800 4350 4550 4350 +Connection ~ 3800 4350 +Wire Wire Line + 3000 4000 3000 4600 +Wire Wire Line + 2850 4600 3500 4600 +Wire Wire Line + 3500 4000 3500 5050 +Wire Wire Line + 4500 4000 4500 4300 +Wire Wire Line + 4500 4300 3450 4300 +Wire Wire Line + 3450 4300 3450 5500 +Wire Wire Line + 3450 5500 3500 5500 +Connection ~ 3000 4600 +Wire Wire Line + 3450 5000 2850 5000 +Connection ~ 3450 5000 +Wire Wire Line + 3500 4800 2850 4800 +Connection ~ 3500 4800 +Connection ~ 3800 3800 +Connection ~ 3400 3800 +Connection ~ 4100 3800 +Connection ~ 3900 3800 +$Comp +L eSim_MOS_P M8 +U 1 1 628F45D7 +P 5300 4000 +F 0 "M8" H 5250 4050 50 0000 R CNN +F 1 "eSim_MOS_P" H 5350 4150 50 0000 R CNN +F 2 "" H 5550 4100 29 0000 C CNN +F 3 "" H 5350 4000 60 0000 C CNN + 1 5300 4000 + 1 0 0 1 +$EndComp +$Comp +L eSim_MOS_N M13 +U 1 1 628F45D8 +P 5750 4850 +F 0 "M13" H 5750 4700 50 0000 R CNN +F 1 "eSim_MOS_N" H 5850 4800 50 0000 R CNN +F 2 "" H 6050 4550 29 0000 C CNN +F 3 "" H 5850 4650 60 0000 C CNN + 1 5750 4850 + 1 0 0 -1 +$EndComp +$Comp +L eSim_MOS_P M18 +U 1 1 628F45D9 +P 6500 4000 +F 0 "M18" H 6450 4050 50 0000 R CNN +F 1 "eSim_MOS_P" H 6550 4150 50 0000 R CNN +F 2 "" H 6750 4100 29 0000 C CNN +F 3 "" H 6550 4000 60 0000 C CNN + 1 6500 4000 + -1 0 0 1 +$EndComp +$Comp +L eSim_MOS_P M16 +U 1 1 628F45DA +P 5800 4000 +F 0 "M16" H 5750 4050 50 0000 R CNN +F 1 "eSim_MOS_P" H 5850 4150 50 0000 R CNN +F 2 "" H 6050 4100 29 0000 C CNN +F 3 "" H 5850 4000 60 0000 C CNN + 1 5800 4000 + 1 0 0 1 +$EndComp +$Comp +L eSim_MOS_N M12 +U 1 1 628F45DB +P 5750 4400 +F 0 "M12" H 5750 4250 50 0000 R CNN +F 1 "eSim_MOS_N" H 5850 4350 50 0000 R CNN +F 2 "" H 6050 4100 29 0000 C CNN +F 3 "" H 5850 4200 60 0000 C CNN + 1 5750 4400 + 1 0 0 -1 +$EndComp +$Comp +L eSim_MOS_N M14 +U 1 1 628F45DC +P 5750 5300 +F 0 "M14" H 5750 5150 50 0000 R CNN +F 1 "eSim_MOS_N" H 5850 5250 50 0000 R CNN +F 2 "" H 6050 5000 29 0000 C CNN +F 3 "" H 5850 5100 60 0000 C CNN + 1 5750 5300 + 1 0 0 -1 +$EndComp +Wire Wire Line + 5450 4200 5450 4250 +Wire Wire Line + 5450 4250 6350 4250 +Wire Wire Line + 5950 4200 5950 4400 +Wire Wire Line + 6350 4250 6350 4200 +Connection ~ 5950 4250 +Wire Wire Line + 5950 4800 5950 4850 +Wire Wire Line + 5950 5250 5950 5300 +Wire Wire Line + 6050 4750 6050 4800 +Wire Wire Line + 6050 4800 5950 4800 +Wire Wire Line + 6050 5200 6050 5250 +Wire Wire Line + 6050 5250 5950 5250 +Wire Wire Line + 6050 5700 6050 5650 +Wire Wire Line + 5550 3800 5550 3850 +Wire Wire Line + 6050 3800 6050 3850 +Wire Wire Line + 6250 3800 6250 3850 +Wire Wire Line + 5950 4350 6700 4350 +Connection ~ 5950 4350 +Wire Wire Line + 5150 4000 5150 4600 +Wire Wire Line + 5000 4600 5650 4600 +Wire Wire Line + 5650 4000 5650 5050 +Wire Wire Line + 6650 4000 6650 4300 +Wire Wire Line + 6650 4300 5600 4300 +Wire Wire Line + 5600 4300 5600 5500 +Wire Wire Line + 5600 5500 5650 5500 +Connection ~ 5150 4600 +Wire Wire Line + 5600 5000 5000 5000 +Connection ~ 5600 5000 +Wire Wire Line + 5650 4800 5000 4800 +Connection ~ 5650 4800 +Connection ~ 5950 3800 +Connection ~ 5550 3800 +Connection ~ 6250 3800 +Connection ~ 6050 3800 +$Comp +L eSim_MOS_P M7 +U 1 1 628F45E3 +P 5300 1850 +F 0 "M7" H 5250 1900 50 0000 R CNN +F 1 "eSim_MOS_P" H 5350 2000 50 0000 R CNN +F 2 "" H 5550 1950 29 0000 C CNN +F 3 "" H 5350 1850 60 0000 C CNN + 1 5300 1850 + 1 0 0 1 +$EndComp +$Comp +L eSim_MOS_N M10 +U 1 1 628F45E4 +P 5750 2700 +F 0 "M10" H 5750 2550 50 0000 R CNN +F 1 "eSim_MOS_N" H 5850 2650 50 0000 R CNN +F 2 "" H 6050 2400 29 0000 C CNN +F 3 "" H 5850 2500 60 0000 C CNN + 1 5750 2700 + 1 0 0 -1 +$EndComp +$Comp +L eSim_MOS_P M17 +U 1 1 628F45E5 +P 6500 1850 +F 0 "M17" H 6450 1900 50 0000 R CNN +F 1 "eSim_MOS_P" H 6550 2000 50 0000 R CNN +F 2 "" H 6750 1950 29 0000 C CNN +F 3 "" H 6550 1850 60 0000 C CNN + 1 6500 1850 + -1 0 0 1 +$EndComp +$Comp +L eSim_MOS_P M15 +U 1 1 628F45E6 +P 5800 1850 +F 0 "M15" H 5750 1900 50 0000 R CNN +F 1 "eSim_MOS_P" H 5850 2000 50 0000 R CNN +F 2 "" H 6050 1950 29 0000 C CNN +F 3 "" H 5850 1850 60 0000 C CNN + 1 5800 1850 + 1 0 0 1 +$EndComp +$Comp +L eSim_MOS_N M9 +U 1 1 628F45E7 +P 5750 2250 +F 0 "M9" H 5750 2100 50 0000 R CNN +F 1 "eSim_MOS_N" H 5850 2200 50 0000 R CNN +F 2 "" H 6050 1950 29 0000 C CNN +F 3 "" H 5850 2050 60 0000 C CNN + 1 5750 2250 + 1 0 0 -1 +$EndComp +$Comp +L eSim_MOS_N M11 +U 1 1 628F45E8 +P 5750 3150 +F 0 "M11" H 5750 3000 50 0000 R CNN +F 1 "eSim_MOS_N" H 5850 3100 50 0000 R CNN +F 2 "" H 6050 2850 29 0000 C CNN +F 3 "" H 5850 2950 60 0000 C CNN + 1 5750 3150 + 1 0 0 -1 +$EndComp +Wire Wire Line + 5450 2050 5450 2100 +Wire Wire Line + 5450 2100 6350 2100 +Wire Wire Line + 5950 2050 5950 2250 +Wire Wire Line + 6350 2100 6350 2050 +Connection ~ 5950 2100 +Wire Wire Line + 5950 2650 5950 2700 +Wire Wire Line + 5950 3100 5950 3150 +Wire Wire Line + 6050 2600 6050 2650 +Wire Wire Line + 6050 2650 5950 2650 +Wire Wire Line + 6050 3050 6050 3100 +Wire Wire Line + 6050 3100 5950 3100 +Wire Wire Line + 6050 3550 6050 3500 +Wire Wire Line + 5550 1650 5550 1700 +Wire Wire Line + 6050 1650 6050 1700 +Wire Wire Line + 6250 1650 6250 1700 +Wire Wire Line + 5950 2200 6700 2200 +Connection ~ 5950 2200 +Wire Wire Line + 5150 1850 5150 2450 +Wire Wire Line + 5000 2450 5650 2450 +Wire Wire Line + 5650 1850 5650 2900 +Wire Wire Line + 6650 1850 6650 2150 +Wire Wire Line + 6650 2150 5600 2150 +Wire Wire Line + 5600 2150 5600 3350 +Wire Wire Line + 5600 3350 5650 3350 +Connection ~ 5150 2450 +Wire Wire Line + 5600 2850 5000 2850 +Connection ~ 5600 2850 +Wire Wire Line + 5650 2650 5000 2650 +Connection ~ 5650 2650 +Connection ~ 5950 1650 +Connection ~ 5550 1650 +Connection ~ 6250 1650 +Connection ~ 6050 1650 +Connection ~ 5950 3550 +Connection ~ 5450 1650 +Connection ~ 5450 3800 +Connection ~ 4200 3800 +Connection ~ 5950 5700 +Connection ~ 3900 5700 +Connection ~ 4650 5700 +Wire Wire Line + 4850 1450 4850 3800 +Connection ~ 4850 3800 +Wire Wire Line + 5000 5700 5000 5950 +Wire Wire Line + 5000 5950 4450 5950 +Connection ~ 5000 5700 +$Comp +L PORT U1 +U 1 1 628F6990 +P 2600 4600 +F 0 "U1" H 2650 4700 30 0000 C CNN +F 1 "PORT" H 2600 4600 30 0000 C CNN +F 2 "" H 2600 4600 60 0000 C CNN +F 3 "" H 2600 4600 60 0000 C CNN + 1 2600 4600 + 1 0 0 -1 +$EndComp +$Comp +L PORT U1 +U 2 1 628F6A4B +P 2600 4800 +F 0 "U1" H 2650 4900 30 0000 C CNN +F 1 "PORT" H 2600 4800 30 0000 C CNN +F 2 "" H 2600 4800 60 0000 C CNN +F 3 "" H 2600 4800 60 0000 C CNN + 2 2600 4800 + 1 0 0 -1 +$EndComp +$Comp +L PORT U1 +U 3 1 628F6AB4 +P 4750 4600 +F 0 "U1" H 4800 4700 30 0000 C CNN +F 1 "PORT" H 4750 4600 30 0000 C CNN +F 2 "" H 4750 4600 60 0000 C CNN +F 3 "" H 4750 4600 60 0000 C CNN + 3 4750 4600 + 1 0 0 -1 +$EndComp +$Comp +L PORT U1 +U 4 1 628F6B19 +P 4750 4800 +F 0 "U1" H 4800 4900 30 0000 C CNN +F 1 "PORT" H 4750 4800 30 0000 C CNN +F 2 "" H 4750 4800 60 0000 C CNN +F 3 "" H 4750 4800 60 0000 C CNN + 4 4750 4800 + 1 0 0 -1 +$EndComp +$Comp +L PORT U1 +U 5 1 628F6B78 +P 4750 5000 +F 0 "U1" H 4800 5100 30 0000 C CNN +F 1 "PORT" H 4750 5000 30 0000 C CNN +F 2 "" H 4750 5000 60 0000 C CNN +F 3 "" H 4750 5000 60 0000 C CNN + 5 4750 5000 + 1 0 0 -1 +$EndComp +$Comp +L PORT U1 +U 6 1 628F6C2E +P 6950 4350 +F 0 "U1" H 7000 4450 30 0000 C CNN +F 1 "PORT" H 6950 4350 30 0000 C CNN +F 2 "" H 6950 4350 60 0000 C CNN +F 3 "" H 6950 4350 60 0000 C CNN + 6 6950 4350 + -1 0 0 1 +$EndComp +$Comp +L PORT U1 +U 7 1 628F6CC7 +P 4200 5950 +F 0 "U1" H 4250 6050 30 0000 C CNN +F 1 "PORT" H 4200 5950 30 0000 C CNN +F 2 "" H 4200 5950 60 0000 C CNN +F 3 "" H 4200 5950 60 0000 C CNN + 7 4200 5950 + 1 0 0 -1 +$EndComp +$Comp +L PORT U1 +U 8 1 628F6D56 +P 2600 5000 +F 0 "U1" H 2650 5100 30 0000 C CNN +F 1 "PORT" H 2600 5000 30 0000 C CNN +F 2 "" H 2600 5000 60 0000 C CNN +F 3 "" H 2600 5000 60 0000 C CNN + 8 2600 5000 + 1 0 0 -1 +$EndComp +$Comp +L PORT U1 +U 9 1 628F6E60 +P 4800 4350 +F 0 "U1" H 4850 4450 30 0000 C CNN +F 1 "PORT" H 4800 4350 30 0000 C CNN +F 2 "" H 4800 4350 60 0000 C CNN +F 3 "" H 4800 4350 60 0000 C CNN + 9 4800 4350 + -1 0 0 1 +$EndComp +$Comp +L PORT U1 +U 10 1 628F6F5C +P 6950 2200 +F 0 "U1" H 7000 2300 30 0000 C CNN +F 1 "PORT" H 6950 2200 30 0000 C CNN +F 2 "" H 6950 2200 60 0000 C CNN +F 3 "" H 6950 2200 60 0000 C CNN + 10 6950 2200 + -1 0 0 1 +$EndComp +$Comp +L PORT U1 +U 11 1 628F71A3 +P 4750 2450 +F 0 "U1" H 4800 2550 30 0000 C CNN +F 1 "PORT" H 4750 2450 30 0000 C CNN +F 2 "" H 4750 2450 60 0000 C CNN +F 3 "" H 4750 2450 60 0000 C CNN + 11 4750 2450 + 1 0 0 -1 +$EndComp +$Comp +L PORT U1 +U 12 1 628F7210 +P 4750 2650 +F 0 "U1" H 4800 2750 30 0000 C CNN +F 1 "PORT" H 4750 2650 30 0000 C CNN +F 2 "" H 4750 2650 60 0000 C CNN +F 3 "" H 4750 2650 60 0000 C CNN + 12 4750 2650 + 1 0 0 -1 +$EndComp +$Comp +L PORT U1 +U 13 1 628F7283 +P 4750 2850 +F 0 "U1" H 4800 2950 30 0000 C CNN +F 1 "PORT" H 4750 2850 30 0000 C CNN +F 2 "" H 4750 2850 60 0000 C CNN +F 3 "" H 4750 2850 60 0000 C CNN + 13 4750 2850 + 1 0 0 -1 +$EndComp +$Comp +L PORT U1 +U 14 1 628F7300 +P 4550 1450 +F 0 "U1" H 4600 1550 30 0000 C CNN +F 1 "PORT" H 4550 1450 30 0000 C CNN +F 2 "" H 4550 1450 60 0000 C CNN +F 3 "" H 4550 1450 60 0000 C CNN + 14 4550 1450 + 1 0 0 -1 +$EndComp +Wire Wire Line + 4850 1650 6350 1650 +Wire Wire Line + 4650 3550 6050 3550 +Wire Wire Line + 4650 3550 4650 5700 +Wire Wire Line + 4800 1450 4850 1450 +Connection ~ 4850 1650 +$EndSCHEMATC diff --git a/library/SubcircuitLibrary/CD_4023/CD_4023.sub b/library/SubcircuitLibrary/CD_4023/CD_4023.sub new file mode 100644 index 00000000..1a637c95 --- /dev/null +++ b/library/SubcircuitLibrary/CD_4023/CD_4023.sub @@ -0,0 +1,26 @@ +* Subcircuit CD_4023 +.subckt CD_4023 net-_m1-pad2_ net-_m3-pad2_ net-_m12-pad2_ net-_m13-pad2_ net-_m14-pad2_ net-_m12-pad1_ net-_m11-pad3_ net-_m4-pad2_ net-_m1-pad1_ net-_m15-pad1_ net-_m7-pad2_ net-_m10-pad2_ net-_m11-pad2_ net-_m1-pad3_ +* c:\fossee\esim\library\subcircuitlibrary\cd_4023\cd_4023.cir +.include PMOS-180nm.lib +.include NMOS-180nm.lib +m1 net-_m1-pad1_ net-_m1-pad2_ net-_m1-pad3_ net-_m1-pad3_ CMOSP W=100u L=100u M=1 +m3 net-_m2-pad3_ net-_m3-pad2_ net-_m3-pad3_ net-_m3-pad3_ CMOSN W=100u L=100u M=1 +m6 net-_m1-pad1_ net-_m4-pad2_ net-_m1-pad3_ net-_m1-pad3_ CMOSP W=100u L=100u M=1 +m5 net-_m1-pad1_ net-_m3-pad2_ net-_m1-pad3_ net-_m1-pad3_ CMOSP W=100u L=100u M=1 +m2 net-_m1-pad1_ net-_m1-pad2_ net-_m2-pad3_ net-_m2-pad3_ CMOSN W=100u L=100u M=1 +m4 net-_m3-pad3_ net-_m4-pad2_ net-_m11-pad3_ net-_m11-pad3_ CMOSN W=100u L=100u M=1 +m8 net-_m12-pad1_ net-_m12-pad2_ net-_m1-pad3_ net-_m1-pad3_ CMOSP W=100u L=100u M=1 +m13 net-_m12-pad3_ net-_m13-pad2_ net-_m13-pad3_ net-_m13-pad3_ CMOSN W=100u L=100u M=1 +m18 net-_m12-pad1_ net-_m14-pad2_ net-_m1-pad3_ net-_m1-pad3_ CMOSP W=100u L=100u M=1 +m16 net-_m12-pad1_ net-_m13-pad2_ net-_m1-pad3_ net-_m1-pad3_ CMOSP W=100u L=100u M=1 +m12 net-_m12-pad1_ net-_m12-pad2_ net-_m12-pad3_ net-_m12-pad3_ CMOSN W=100u L=100u M=1 +m14 net-_m13-pad3_ net-_m14-pad2_ net-_m11-pad3_ net-_m11-pad3_ CMOSN W=100u L=100u M=1 +m7 net-_m15-pad1_ net-_m7-pad2_ net-_m1-pad3_ net-_m1-pad3_ CMOSP W=100u L=100u M=1 +m10 net-_m10-pad1_ net-_m10-pad2_ net-_m10-pad3_ net-_m10-pad3_ CMOSN W=100u L=100u M=1 +m17 net-_m15-pad1_ net-_m11-pad2_ net-_m1-pad3_ net-_m1-pad3_ CMOSP W=100u L=100u M=1 +m15 net-_m15-pad1_ net-_m10-pad2_ net-_m1-pad3_ net-_m1-pad3_ CMOSP W=100u L=100u M=1 +m9 net-_m15-pad1_ net-_m7-pad2_ net-_m10-pad1_ net-_m10-pad1_ CMOSN W=100u L=100u M=1 +m11 net-_m10-pad3_ net-_m11-pad2_ net-_m11-pad3_ net-_m11-pad3_ CMOSN W=100u L=100u M=1 +* Control Statements + +.ends CD_4023 \ No newline at end of file diff --git a/library/SubcircuitLibrary/CD_4023/CD_4023_Previous_Values.xml b/library/SubcircuitLibrary/CD_4023/CD_4023_Previous_Values.xml new file mode 100644 index 00000000..52cd8138 --- /dev/null +++ b/library/SubcircuitLibrary/CD_4023/CD_4023_Previous_Values.xml @@ -0,0 +1 @@ +truefalsefalseHzHz0Volts or AmperesVolts or AmperesVolts or AmperesVolts or AmperesVolts or AmperesVolts or AmperesSecSecSecC:\FOSSEE\eSim\library\deviceModelLibrary\MOS\PMOS-180nm.libC:\FOSSEE\eSim\library\deviceModelLibrary\MOS\NMOS-180nm.libC:\FOSSEE\eSim\library\deviceModelLibrary\MOS\PMOS-180nm.libC:\FOSSEE\eSim\library\deviceModelLibrary\MOS\PMOS-180nm.libC:\FOSSEE\eSim\library\deviceModelLibrary\MOS\NMOS-180nm.libC:\FOSSEE\eSim\library\deviceModelLibrary\MOS\NMOS-180nm.libC:\FOSSEE\eSim\library\deviceModelLibrary\MOS\PMOS-180nm.libC:\FOSSEE\eSim\library\deviceModelLibrary\MOS\NMOS-180nm.libC:\FOSSEE\eSim\library\deviceModelLibrary\MOS\PMOS-180nm.libC:\FOSSEE\eSim\library\deviceModelLibrary\MOS\PMOS-180nm.libC:\FOSSEE\eSim\library\deviceModelLibrary\MOS\NMOS-180nm.libC:\FOSSEE\eSim\library\deviceModelLibrary\MOS\NMOS-180nm.libC:\FOSSEE\eSim\library\deviceModelLibrary\MOS\PMOS-180nm.libC:\FOSSEE\eSim\library\deviceModelLibrary\MOS\NMOS-180nm.libC:\FOSSEE\eSim\library\deviceModelLibrary\MOS\PMOS-180nm.libC:\FOSSEE\eSim\library\deviceModelLibrary\MOS\PMOS-180nm.libC:\FOSSEE\eSim\library\deviceModelLibrary\MOS\NMOS-180nm.libC:\FOSSEE\eSim\library\deviceModelLibrary\MOS\NMOS-180nm.lib \ No newline at end of file diff --git a/library/SubcircuitLibrary/CD_4023/NMOS-180nm.lib b/library/SubcircuitLibrary/CD_4023/NMOS-180nm.lib new file mode 100644 index 00000000..51e9b119 --- /dev/null +++ b/library/SubcircuitLibrary/CD_4023/NMOS-180nm.lib @@ -0,0 +1,13 @@ +.model CMOSN NMOS (LEVEL=8 VERSION=3.2 TNOM=27 TOX=4.1E-9 XJ=1E-7 NCH=2.3549E17 VTH0=0.3823463 K1=0.5810697 ++ K2=4.774618E-3 K3=0.0431669 K3B=1.1498346 W0=1E-7 NLX=1.910552E-7 DVT0W=0 DVT1W=0 DVT2W=0 ++ DVT0=1.2894824 DVT1=0.3622063 DVT2=0.0713729 U0=280.633249 UA=-1.208537E-9 UB=2.158625E-18 ++ UC=5.342807E-11 VSAT=9.366802E4 A0=1.7593146 AGS=0.3939741 B0=-6.413949E-9 B1=-1E-7 KETA=-5.180424E-4 ++ A1=0 A2=1 RDSW=105.5517558 PRWG=0.5 PRWB=-0.1998871 WR=1 WINT=7.904732E-10 LINT=1.571424E-8 XL=0 ++ XW=-1E-8 DWG=1.297221E-9 DWB=1.479041E-9 VOFF=-0.0955434 NFACTOR=2.4358891 CIT=0 CDSC=2.4E-4 CDSCD=0 ++ CDSCB=0 ETA0=3.104851E-3 ETAB=-2.512384E-5 DSUB=0.0167075 PCLM=0.8073191 PDIBLC1=0.1666161 PDIBLC2=3.112892E-3 ++ PDIBLCB=-0.1 DROUT=0.7875618 PSCBE1=8E10 PSCBE2=9.213635E-10 PVAG=3.85243E-3 DELTA=0.01 RSH=6.7 MOBMOD=1 ++ PRT=0 UTE=-1.5 KT1=-0.11 KT1L=0 KT2=0.022 UA1=4.31E-9 UB1=-7.61E-18 UC1=-5.6E-11 AT=3.3E4 WL=0 WLN=1 ++ WW=0 WWN=1 WWL=0 LL=0 LLN=1 LW=0 LWN=1 LWL=0 CAPMOD=2 XPART=0.5 CGDO=7.08E-10 CGSO=7.08E-10 CGBO=1E-12 ++ CJ=9.68858E-4 PB=0.8 MJ=0.3864502 CJSW=2.512138E-10 PBSW=0.809286 MJSW=0.1060414 CJSWG=3.3E-10 PBSWG=0.809286 ++ MJSWG=0.1060414 CF=0 PVTH0=-1.192722E-3 PRDSW=-5 PK2=6.450505E-5 WKETA=-4.27294E-4 LKETA=-0.0104078 ++ PU0=6.3268729 PUA=2.226552E-11 PUB=0 PVSAT=969.1480157 PETA0=1E-4 PKETA=-1.049509E-3) diff --git a/library/SubcircuitLibrary/CD_4023/PMOS-180nm.lib b/library/SubcircuitLibrary/CD_4023/PMOS-180nm.lib new file mode 100644 index 00000000..032b5b95 --- /dev/null +++ b/library/SubcircuitLibrary/CD_4023/PMOS-180nm.lib @@ -0,0 +1,11 @@ +.model CMOSP PMOS (LEVEL=8 VERSION=3.2 TNOM=27 TOX=4.1E-9 XJ=1E-7 NCH=4.1589E17 VTH0=-0.3938813 K1=0.5479015 ++ K2=0.0360586 K3=0.0993095 K3B=5.7086622 W0=1E-6 NLX=1.313191E-7 DVT0W=0 DVT1W=0 DVT2W=0 DVT0=0.4911363 ++ DVT1=0.2227356 DVT2=0.1 U0=115.6852975 UA=1.505832E-9 UB=1E-21 UC=-1E-10 VSAT=1.329694E5 A0=1.7590478 ++ AGS=0.3641621 B0=3.427126E-7 B1=1.062928E-6 KETA=0.0134667 A1=0.6859506 A2=0.3506788 RDSW=168.5705677 ++ PRWG=0.5 PRWB=-0.4987371 WR=1 WINT=0 LINT=3.028832E-8 XL=0 XW=-1E-8 DWG=-2.349633E-8 DWB=-7.152486E-9 ++ VOFF=-0.0994037 NFACTOR=1.9424315 CIT=0 CDSC=2.4E-4 CDSCD=0 CDSCB=0 ETA0=0.0608072 ETAB=-0.0426148 ++ DSUB=0.7343015 PCLM=3.2579974 PDIBLC1=7.229527E-6 PDIBLC2=0.025389 PDIBLCB=-1E-3 DROUT=0 PSCBE1=1.454878E10 ++ PSCBE2=4.202027E-9 PVAG=15 DELTA=0.01 RSH=7.8 MOBMOD=1 PRT=0 UTE=-1.5 KT1=-0.11 KT1L=0 KT2=0.022 UA1=4.31E-9 ++ UB1=-7.61E-18 UC1=-5.6E-11 AT=3.3E4 WL=0 WLN=1 WW=0 WWN=1 WWL=0 LL=0 LLN=1 LW=0 LWN=1 LWL=0 CAPMOD=2 XPART=0.5 ++ CGDO=6.32E-10 CGSO=6.32E-10 CGBO=1E-12 CJ=1.172138E-3 PB=0.8421173 MJ=0.4109788 CJSW=2.242609E-10 PBSW=0.8 + MJSW=0.3752089 CJSWG=4.22E-10 PBSWG=0.8 MJSWG=0.3752089 CF=0 PVTH0=1.888482E-3 PRDSW=11.5315407 PK2=1.559399E-3 ++ WKETA=0.0319301 LKETA=2.955547E-3 PU0=-1.1105313 PUA=-4.62102E-11 PUB=1E-21 PVSAT=50 PETA0=1E-4 PKETA=-4.346368E-3) diff --git a/library/SubcircuitLibrary/CD_4023/README.md b/library/SubcircuitLibrary/CD_4023/README.md new file mode 100644 index 00000000..fe51165e --- /dev/null +++ b/library/SubcircuitLibrary/CD_4023/README.md @@ -0,0 +1,26 @@ + +# CD4023 IC + +It is 3-input NAND Gate IC. CD4023 IC is designed with 180nm CMOS technology in eSim consisting three NAND Gates. When both the inputs are HIGH then only output is LOW, otherwise HIGH. It is also called inverted AND Gate, a type of Universal logic Gate. + + +## Usage/Examples + +Burglar alarm + +Freezer warning buzzer + +## Documentation + +To know the details of CD4023 IC please go through with the documentation : [CD4023_datasheet](https://www.ti.com/lit/gpn/cd4023b) + +## Comments/Notes + +Please note this is a complete digital IC. It works fine at the time of simulation. + +## Contributer + +Name: Ankush Mondal +Email: mondalankush369@gmail.com +Year: 2022 +Position: FOSSEE Summer Fellow 2022 \ No newline at end of file diff --git a/library/SubcircuitLibrary/CD_4023/analysis b/library/SubcircuitLibrary/CD_4023/analysis new file mode 100644 index 00000000..ebd5c0a9 --- /dev/null +++ b/library/SubcircuitLibrary/CD_4023/analysis @@ -0,0 +1 @@ +.tran 0e-00 0e-00 0e-00 \ No newline at end of file -- cgit