From c1cf3ce037fc07bb39436475d9e310b1a2d36021 Mon Sep 17 00:00:00 2001 From: rahulp13 Date: Thu, 9 Apr 2020 18:21:05 +0530 Subject: renamed NGHDL project examples --- .../Mixed_Mode/custom_mixed_mode/customblock.vhdl | 43 ++++++++++++++++++++++ 1 file changed, 43 insertions(+) create mode 100644 Examples/Mixed_Mode/custom_mixed_mode/customblock.vhdl (limited to 'Examples/Mixed_Mode/custom_mixed_mode/customblock.vhdl') diff --git a/Examples/Mixed_Mode/custom_mixed_mode/customblock.vhdl b/Examples/Mixed_Mode/custom_mixed_mode/customblock.vhdl new file mode 100644 index 00000000..afe2c4dd --- /dev/null +++ b/Examples/Mixed_Mode/custom_mixed_mode/customblock.vhdl @@ -0,0 +1,43 @@ +library ieee; +use ieee.std_logic_1164.all; +use ieee.numeric_std.all; + +entity customblock is +port(C : in std_logic; + D : in std_logic; + Q : out std_logic); +end customblock; + + +architecture bhv of customblock is + signal count: integer:=1; --counts number of CLOCK cycles + signal period: integer:=10; --PWM signal period is 10 times of clock period + signal boost : integer:=9; --number of clock pulses during T_ON + signal buck : integer:=1; --number of clock pulses during T_OFF +begin + process (C,D) + + begin + + if(C='1' and C'event) then + count<=count+1; + if(count=period)then -- resets count for period + count<=1; + end if; + if(D='1') then --boost duty cycle when compartor output is high-- + if(count<=boost)then + Q<='1'; + elsif(count>boost) then + Q<='0'; + end if; + end if; + if(D='0')then --buck duty cycle when compartor output is low-- + if(count<=buck)then -- + Q<='1'; + elsif(count>buck)then + Q<='0'; + end if; + end if; + end if; + end process; +end bhv; -- cgit