summaryrefslogtreecommitdiff
path: root/src/SubcircuitLibrary/4012
diff options
context:
space:
mode:
Diffstat (limited to 'src/SubcircuitLibrary/4012')
-rw-r--r--src/SubcircuitLibrary/4012/4012-cache.lib75
-rw-r--r--src/SubcircuitLibrary/4012/4012.cir19
-rw-r--r--src/SubcircuitLibrary/4012/4012.cir.out44
-rw-r--r--src/SubcircuitLibrary/4012/4012.pro44
-rw-r--r--src/SubcircuitLibrary/4012/4012.sch342
-rw-r--r--src/SubcircuitLibrary/4012/4012.sub38
-rw-r--r--src/SubcircuitLibrary/4012/4012_Previous_Values.xml1
-rw-r--r--src/SubcircuitLibrary/4012/analysis1
8 files changed, 0 insertions, 564 deletions
diff --git a/src/SubcircuitLibrary/4012/4012-cache.lib b/src/SubcircuitLibrary/4012/4012-cache.lib
deleted file mode 100644
index ea0d2d70..00000000
--- a/src/SubcircuitLibrary/4012/4012-cache.lib
+++ /dev/null
@@ -1,75 +0,0 @@
-EESchema-LIBRARY Version 2.3
-#encoding utf-8
-#
-# PORT
-#
-DEF PORT U 0 40 Y Y 26 F N
-F0 "U" 50 100 30 H V C CNN
-F1 "PORT" 0 0 30 H V C CNN
-F2 "" 0 0 60 H V C CNN
-F3 "" 0 0 60 H V C CNN
-DRAW
-A 325 225 285 -1421 -1278 0 1 0 N 100 50 150 0
-A 376 -275 356 1294 1408 0 1 0 N 150 0 100 -50
-S -100 50 100 -50 0 1 0 N
-X ~ 1 250 0 100 L 30 30 1 1 B
-X ~ 2 250 0 100 L 30 30 2 1 B
-X ~ 3 250 0 100 L 30 30 3 1 B
-X ~ 4 250 0 100 L 30 30 4 1 B
-X ~ 5 250 0 100 L 30 30 5 1 B
-X ~ 6 250 0 100 L 30 30 6 1 B
-X ~ 7 250 0 100 L 30 30 7 1 B
-X ~ 8 250 0 100 L 30 30 8 1 B
-X ~ 9 250 0 100 L 30 30 9 1 B
-X ~ 10 250 0 100 L 30 30 10 1 B
-X ~ 11 250 0 100 L 30 30 11 1 B
-X ~ 12 250 0 100 L 30 30 12 1 B
-X ~ 13 250 0 100 L 30 30 13 1 B
-X ~ 14 250 0 100 L 30 30 14 1 B
-X ~ 15 250 0 100 L 30 30 15 1 B
-X ~ 16 250 0 100 L 30 30 16 1 B
-X ~ 17 250 0 100 L 30 30 17 1 B
-X ~ 18 250 0 100 L 30 30 18 1 B
-X ~ 19 250 0 100 L 30 30 19 1 B
-X ~ 20 250 0 100 L 30 30 20 1 B
-X ~ 21 250 0 100 L 30 30 21 1 B
-X ~ 22 250 0 100 L 30 30 22 1 B
-X ~ 23 250 0 100 L 30 30 23 1 B
-X ~ 24 250 0 100 L 30 30 24 1 B
-X ~ 25 250 0 100 L 30 30 25 1 B
-X ~ 26 250 0 100 L 30 30 26 1 B
-ENDDRAW
-ENDDEF
-#
-# d_and
-#
-DEF d_and U 0 40 Y Y 1 F N
-F0 "U" 0 0 60 H V C CNN
-F1 "d_and" 50 100 60 H V C CNN
-F2 "" 0 0 60 H V C CNN
-F3 "" 0 0 60 H V C CNN
-DRAW
-A 149 50 100 -894 0 0 1 0 N 150 -50 250 50
-A 150 49 100 6 900 0 1 0 N 250 50 150 150
-P 4 0 1 0 150 -50 -250 -50 -250 150 150 150 N
-X IN1 1 -450 100 200 R 50 50 1 1 I
-X IN2 2 -450 0 200 R 50 50 1 1 I
-X OUT 3 450 50 200 L 50 50 1 1 O
-ENDDRAW
-ENDDEF
-#
-# d_inverter
-#
-DEF d_inverter U 0 40 Y Y 1 F N
-F0 "U" 0 -100 60 H V C CNN
-F1 "d_inverter" 0 150 60 H V C CNN
-F2 "" 50 -50 60 H V C CNN
-F3 "" 50 -50 60 H V C CNN
-DRAW
-P 4 0 1 0 -100 50 -100 -50 100 0 -100 50 N
-X ~ 1 -300 0 200 R 50 50 1 1 I
-X ~ 2 300 0 200 L 50 50 1 1 O I
-ENDDRAW
-ENDDEF
-#
-#End Library
diff --git a/src/SubcircuitLibrary/4012/4012.cir b/src/SubcircuitLibrary/4012/4012.cir
deleted file mode 100644
index a88a9da4..00000000
--- a/src/SubcircuitLibrary/4012/4012.cir
+++ /dev/null
@@ -1,19 +0,0 @@
-* C:\Users\malli\eSim\src\SubcircuitLibrary\4012\4012.cir
-
-* EESchema Netlist Version 1.1 (Spice format) creation date: 06/01/19 13:11:02
-
-* To exclude a component from the Spice Netlist add [Spice_Netlist_Enabled] user FIELD set to: N
-* To reorder the component spice node sequence add [Spice_Node_Sequence] user FIELD and define sequence: 2,1,0
-
-* Sheet Name: /
-U8 Net-_U6-Pad3_ Net-_U1-Pad1_ d_inverter
-U9 Net-_U7-Pad3_ Net-_U1-Pad13_ d_inverter
-U1 Net-_U1-Pad1_ Net-_U1-Pad2_ Net-_U1-Pad3_ Net-_U1-Pad4_ Net-_U1-Pad5_ ? ? ? Net-_U1-Pad9_ Net-_U1-Pad10_ Net-_U1-Pad11_ Net-_U1-Pad12_ Net-_U1-Pad13_ ? PORT
-U4 Net-_U1-Pad9_ Net-_U1-Pad10_ Net-_U4-Pad3_ d_and
-U5 Net-_U1-Pad11_ Net-_U1-Pad12_ Net-_U5-Pad3_ d_and
-U7 Net-_U4-Pad3_ Net-_U5-Pad3_ Net-_U7-Pad3_ d_and
-U6 Net-_U2-Pad3_ Net-_U3-Pad3_ Net-_U6-Pad3_ d_and
-U3 Net-_U1-Pad4_ Net-_U1-Pad5_ Net-_U3-Pad3_ d_and
-U2 Net-_U1-Pad2_ Net-_U1-Pad3_ Net-_U2-Pad3_ d_and
-
-.end
diff --git a/src/SubcircuitLibrary/4012/4012.cir.out b/src/SubcircuitLibrary/4012/4012.cir.out
deleted file mode 100644
index c43dda8c..00000000
--- a/src/SubcircuitLibrary/4012/4012.cir.out
+++ /dev/null
@@ -1,44 +0,0 @@
-* c:\users\malli\esim\src\subcircuitlibrary\4012\4012.cir
-
-* u8 net-_u6-pad3_ net-_u1-pad1_ d_inverter
-* u9 net-_u7-pad3_ net-_u1-pad13_ d_inverter
-* u1 net-_u1-pad1_ net-_u1-pad2_ net-_u1-pad3_ net-_u1-pad4_ net-_u1-pad5_ ? ? ? net-_u1-pad9_ net-_u1-pad10_ net-_u1-pad11_ net-_u1-pad12_ net-_u1-pad13_ ? port
-* u4 net-_u1-pad9_ net-_u1-pad10_ net-_u4-pad3_ d_and
-* u5 net-_u1-pad11_ net-_u1-pad12_ net-_u5-pad3_ d_and
-* u7 net-_u4-pad3_ net-_u5-pad3_ net-_u7-pad3_ d_and
-* u6 net-_u2-pad3_ net-_u3-pad3_ net-_u6-pad3_ d_and
-* u3 net-_u1-pad4_ net-_u1-pad5_ net-_u3-pad3_ d_and
-* u2 net-_u1-pad2_ net-_u1-pad3_ net-_u2-pad3_ d_and
-a1 net-_u6-pad3_ net-_u1-pad1_ u8
-a2 net-_u7-pad3_ net-_u1-pad13_ u9
-a3 [net-_u1-pad9_ net-_u1-pad10_ ] net-_u4-pad3_ u4
-a4 [net-_u1-pad11_ net-_u1-pad12_ ] net-_u5-pad3_ u5
-a5 [net-_u4-pad3_ net-_u5-pad3_ ] net-_u7-pad3_ u7
-a6 [net-_u2-pad3_ net-_u3-pad3_ ] net-_u6-pad3_ u6
-a7 [net-_u1-pad4_ net-_u1-pad5_ ] net-_u3-pad3_ u3
-a8 [net-_u1-pad2_ net-_u1-pad3_ ] net-_u2-pad3_ u2
-* Schematic Name: d_inverter, NgSpice Name: d_inverter
-.model u8 d_inverter(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 )
-* Schematic Name: d_inverter, NgSpice Name: d_inverter
-.model u9 d_inverter(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 )
-* Schematic Name: d_and, NgSpice Name: d_and
-.model u4 d_and(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 )
-* Schematic Name: d_and, NgSpice Name: d_and
-.model u5 d_and(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 )
-* Schematic Name: d_and, NgSpice Name: d_and
-.model u7 d_and(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 )
-* Schematic Name: d_and, NgSpice Name: d_and
-.model u6 d_and(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 )
-* Schematic Name: d_and, NgSpice Name: d_and
-.model u3 d_and(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 )
-* Schematic Name: d_and, NgSpice Name: d_and
-.model u2 d_and(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 )
-.tran 0e-00 0e-00 0e-00
-
-* Control Statements
-.control
-run
-print allv > plot_data_v.txt
-print alli > plot_data_i.txt
-.endc
-.end
diff --git a/src/SubcircuitLibrary/4012/4012.pro b/src/SubcircuitLibrary/4012/4012.pro
deleted file mode 100644
index 0f76f4bb..00000000
--- a/src/SubcircuitLibrary/4012/4012.pro
+++ /dev/null
@@ -1,44 +0,0 @@
-update=06/01/19 13:10:32
-version=1
-last_client=eeschema
-[general]
-version=1
-RootSch=
-BoardNm=
-[pcbnew]
-version=1
-LastNetListRead=
-UseCmpFile=1
-PadDrill=0.600000000000
-PadDrillOvalY=0.600000000000
-PadSizeH=1.500000000000
-PadSizeV=1.500000000000
-PcbTextSizeV=1.500000000000
-PcbTextSizeH=1.500000000000
-PcbTextThickness=0.300000000000
-ModuleTextSizeV=1.000000000000
-ModuleTextSizeH=1.000000000000
-ModuleTextSizeThickness=0.150000000000
-SolderMaskClearance=0.000000000000
-SolderMaskMinWidth=0.000000000000
-DrawSegmentWidth=0.200000000000
-BoardOutlineThickness=0.100000000000
-ModuleOutlineThickness=0.150000000000
-[cvpcb]
-version=1
-NetIExt=net
-[eeschema]
-version=1
-LibDir=../../../kicadSchematicLibrary
-[eeschema/libraries]
-LibName1=power
-LibName2=eSim_Analog
-LibName3=eSim_Devices
-LibName4=eSim_Digital
-LibName5=eSim_Hybrid
-LibName6=eSim_Miscellaneous
-LibName7=eSim_Plot
-LibName8=eSim_Power
-LibName9=eSim_Sources
-LibName10=eSim_User
-LibName11=eSim_Subckt
diff --git a/src/SubcircuitLibrary/4012/4012.sch b/src/SubcircuitLibrary/4012/4012.sch
deleted file mode 100644
index b3320871..00000000
--- a/src/SubcircuitLibrary/4012/4012.sch
+++ /dev/null
@@ -1,342 +0,0 @@
-EESchema Schematic File Version 2
-LIBS:power
-LIBS:eSim_Analog
-LIBS:eSim_Devices
-LIBS:eSim_Digital
-LIBS:eSim_Hybrid
-LIBS:eSim_Miscellaneous
-LIBS:eSim_Plot
-LIBS:eSim_Power
-LIBS:eSim_Sources
-LIBS:eSim_User
-LIBS:eSim_Subckt
-LIBS:4012-cache
-EELAYER 25 0
-EELAYER END
-$Descr A4 11693 8268
-encoding utf-8
-Sheet 1 1
-Title ""
-Date ""
-Rev ""
-Comp ""
-Comment1 ""
-Comment2 ""
-Comment3 ""
-Comment4 ""
-$EndDescr
-Wire Wire Line
- 3350 2600 2550 2600
-Wire Wire Line
- 3350 2700 3150 2700
-Wire Wire Line
- 3150 2700 3150 2850
-Wire Wire Line
- 3150 2850 2550 2850
-Wire Wire Line
- 3350 3200 3150 3200
-Wire Wire Line
- 3150 3200 3150 3100
-Wire Wire Line
- 3150 3100 2550 3100
-Wire Wire Line
- 3350 3300 2550 3300
-Wire Wire Line
- 5200 2950 5500 2950
-$Comp
-L d_inverter U8
-U 1 1 5CEE55AB
-P 5800 2950
-F 0 "U8" H 5800 2850 60 0000 C CNN
-F 1 "d_inverter" H 5800 3100 60 0000 C CNN
-F 2 "" H 5850 2900 60 0000 C CNN
-F 3 "" H 5850 2900 60 0000 C CNN
- 1 5800 2950
- 1 0 0 -1
-$EndComp
-Wire Wire Line
- 6100 2950 6500 2950
-Wire Wire Line
- 3400 3950 2600 3950
-Wire Wire Line
- 3400 4050 3200 4050
-Wire Wire Line
- 3200 4050 3200 4200
-Wire Wire Line
- 3200 4200 2600 4200
-Wire Wire Line
- 3400 4550 3200 4550
-Wire Wire Line
- 3200 4550 3200 4450
-Wire Wire Line
- 3200 4450 2600 4450
-Wire Wire Line
- 3400 4650 2600 4650
-Wire Wire Line
- 5250 4300 5550 4300
-$Comp
-L d_inverter U9
-U 1 1 5CEE5715
-P 5850 4300
-F 0 "U9" H 5850 4200 60 0000 C CNN
-F 1 "d_inverter" H 5850 4450 60 0000 C CNN
-F 2 "" H 5900 4250 60 0000 C CNN
-F 3 "" H 5900 4250 60 0000 C CNN
- 1 5850 4300
- 1 0 0 -1
-$EndComp
-Wire Wire Line
- 6150 4300 6550 4300
-$Comp
-L PORT U1
-U 2 1 5CEE57D6
-P 2300 2600
-F 0 "U1" H 2350 2700 30 0000 C CNN
-F 1 "PORT" H 2300 2600 30 0000 C CNN
-F 2 "" H 2300 2600 60 0000 C CNN
-F 3 "" H 2300 2600 60 0000 C CNN
- 2 2300 2600
- 1 0 0 -1
-$EndComp
-$Comp
-L PORT U1
-U 3 1 5CEE587B
-P 2300 2850
-F 0 "U1" H 2350 2950 30 0000 C CNN
-F 1 "PORT" H 2300 2850 30 0000 C CNN
-F 2 "" H 2300 2850 60 0000 C CNN
-F 3 "" H 2300 2850 60 0000 C CNN
- 3 2300 2850
- 1 0 0 -1
-$EndComp
-$Comp
-L PORT U1
-U 4 1 5CEE58AF
-P 2300 3100
-F 0 "U1" H 2350 3200 30 0000 C CNN
-F 1 "PORT" H 2300 3100 30 0000 C CNN
-F 2 "" H 2300 3100 60 0000 C CNN
-F 3 "" H 2300 3100 60 0000 C CNN
- 4 2300 3100
- 1 0 0 -1
-$EndComp
-$Comp
-L PORT U1
-U 13 1 5CEE58E6
-P 6800 4300
-F 0 "U1" H 6850 4400 30 0000 C CNN
-F 1 "PORT" H 6800 4300 30 0000 C CNN
-F 2 "" H 6800 4300 60 0000 C CNN
-F 3 "" H 6800 4300 60 0000 C CNN
- 13 6800 4300
- -1 0 0 1
-$EndComp
-$Comp
-L PORT U1
-U 5 1 5CEE5922
-P 2300 3300
-AR Path="/5CEE58E6" Ref="U1" Part="1"
-AR Path="/5CEE5922" Ref="U1" Part="5"
-F 0 "U1" H 2350 3400 30 0000 C CNN
-F 1 "PORT" H 2300 3300 30 0000 C CNN
-F 2 "" H 2300 3300 60 0000 C CNN
-F 3 "" H 2300 3300 60 0000 C CNN
- 5 2300 3300
- 1 0 0 -1
-$EndComp
-$Comp
-L PORT U1
-U 9 1 5CEE596F
-P 2350 3950
-AR Path="/5CEE5922" Ref="U1" Part="5"
-AR Path="/5CEE596F" Ref="U1" Part="9"
-F 0 "U1" H 2400 4050 30 0000 C CNN
-F 1 "PORT" H 2350 3950 30 0000 C CNN
-F 2 "" H 2350 3950 60 0000 C CNN
-F 3 "" H 2350 3950 60 0000 C CNN
- 9 2350 3950
- 1 0 0 -1
-$EndComp
-$Comp
-L PORT U1
-U 10 1 5CEE59AF
-P 2350 4200
-AR Path="/5CEE596F" Ref="U1" Part="6"
-AR Path="/5CEE59AF" Ref="U1" Part="10"
-F 0 "U1" H 2400 4300 30 0000 C CNN
-F 1 "PORT" H 2350 4200 30 0000 C CNN
-F 2 "" H 2350 4200 60 0000 C CNN
-F 3 "" H 2350 4200 60 0000 C CNN
- 10 2350 4200
- 1 0 0 -1
-$EndComp
-$Comp
-L PORT U1
-U 11 1 5CEE59F6
-P 2350 4450
-AR Path="/5CEE59AF" Ref="U1" Part="7"
-AR Path="/5CEE59F6" Ref="U1" Part="11"
-F 0 "U1" H 2400 4550 30 0000 C CNN
-F 1 "PORT" H 2350 4450 30 0000 C CNN
-F 2 "" H 2350 4450 60 0000 C CNN
-F 3 "" H 2350 4450 60 0000 C CNN
- 11 2350 4450
- 1 0 0 -1
-$EndComp
-$Comp
-L PORT U1
-U 12 1 5CEE5A6A
-P 2350 4650
-AR Path="/5CEE59F6" Ref="U1" Part="8"
-AR Path="/5CEE5A6A" Ref="U1" Part="12"
-F 0 "U1" H 2400 4750 30 0000 C CNN
-F 1 "PORT" H 2350 4650 30 0000 C CNN
-F 2 "" H 2350 4650 60 0000 C CNN
-F 3 "" H 2350 4650 60 0000 C CNN
- 12 2350 4650
- 1 0 0 -1
-$EndComp
-$Comp
-L PORT U1
-U 1 1 5CEE5BF8
-P 6750 2950
-AR Path="/5CEE5A6A" Ref="U1" Part="9"
-AR Path="/5CEE5BF8" Ref="U1" Part="1"
-F 0 "U1" H 6800 3050 30 0000 C CNN
-F 1 "PORT" H 6750 2950 30 0000 C CNN
-F 2 "" H 6750 2950 60 0000 C CNN
-F 3 "" H 6750 2950 60 0000 C CNN
- 1 6750 2950
- -1 0 0 1
-$EndComp
-$Comp
-L PORT U1
-U 6 1 5CEE5C72
-P 7850 1450
-F 0 "U1" H 7900 1550 30 0000 C CNN
-F 1 "PORT" H 7850 1450 30 0000 C CNN
-F 2 "" H 7850 1450 60 0000 C CNN
-F 3 "" H 7850 1450 60 0000 C CNN
- 6 7850 1450
- -1 0 0 1
-$EndComp
-$Comp
-L PORT U1
-U 7 1 5CEE5D23
-P 7850 1700
-F 0 "U1" H 7900 1800 30 0000 C CNN
-F 1 "PORT" H 7850 1700 30 0000 C CNN
-F 2 "" H 7850 1700 60 0000 C CNN
-F 3 "" H 7850 1700 60 0000 C CNN
- 7 7850 1700
- -1 0 0 1
-$EndComp
-$Comp
-L PORT U1
-U 14 1 5CEE5D75
-P 7850 1950
-F 0 "U1" H 7900 2050 30 0000 C CNN
-F 1 "PORT" H 7850 1950 30 0000 C CNN
-F 2 "" H 7850 1950 60 0000 C CNN
-F 3 "" H 7850 1950 60 0000 C CNN
- 14 7850 1950
- -1 0 0 1
-$EndComp
-$Comp
-L PORT U1
-U 8 1 5CEE5DCA
-P 7850 2250
-F 0 "U1" H 7900 2350 30 0000 C CNN
-F 1 "PORT" H 7850 2250 30 0000 C CNN
-F 2 "" H 7850 2250 60 0000 C CNN
-F 3 "" H 7850 2250 60 0000 C CNN
- 8 7850 2250
- -1 0 0 1
-$EndComp
-NoConn ~ 7600 1450
-NoConn ~ 7600 1700
-NoConn ~ 7600 1950
-NoConn ~ 7600 2250
-$Comp
-L d_and U4
-U 1 1 5CEE56F6
-P 3850 4050
-F 0 "U4" H 3850 4050 60 0000 C CNN
-F 1 "d_and" H 3900 4150 60 0000 C CNN
-F 2 "" H 3850 4050 60 0000 C CNN
-F 3 "" H 3850 4050 60 0000 C CNN
- 1 3850 4050
- 1 0 0 -1
-$EndComp
-$Comp
-L d_and U5
-U 1 1 5CEE56FC
-P 3850 4650
-F 0 "U5" H 3850 4650 60 0000 C CNN
-F 1 "d_and" H 3900 4750 60 0000 C CNN
-F 2 "" H 3850 4650 60 0000 C CNN
-F 3 "" H 3850 4650 60 0000 C CNN
- 1 3850 4650
- 1 0 0 -1
-$EndComp
-Wire Wire Line
- 4350 4600 4300 4600
-Wire Wire Line
- 4350 4350 4350 4600
-Wire Wire Line
- 4350 4000 4350 4250
-Wire Wire Line
- 4300 4000 4350 4000
-$Comp
-L d_and U7
-U 1 1 5CEE5702
-P 4800 4350
-F 0 "U7" H 4800 4350 60 0000 C CNN
-F 1 "d_and" H 4850 4450 60 0000 C CNN
-F 2 "" H 4800 4350 60 0000 C CNN
-F 3 "" H 4800 4350 60 0000 C CNN
- 1 4800 4350
- 1 0 0 -1
-$EndComp
-Wire Wire Line
- 4250 2650 4300 2650
-Wire Wire Line
- 4300 3250 4250 3250
-Wire Wire Line
- 4300 2650 4300 2900
-Wire Wire Line
- 4300 3000 4300 3250
-$Comp
-L d_and U6
-U 1 1 5CEE5432
-P 4750 3000
-F 0 "U6" H 4750 3000 60 0000 C CNN
-F 1 "d_and" H 4800 3100 60 0000 C CNN
-F 2 "" H 4750 3000 60 0000 C CNN
-F 3 "" H 4750 3000 60 0000 C CNN
- 1 4750 3000
- 1 0 0 -1
-$EndComp
-$Comp
-L d_and U3
-U 1 1 5CEE540C
-P 3800 3300
-F 0 "U3" H 3800 3300 60 0000 C CNN
-F 1 "d_and" H 3850 3400 60 0000 C CNN
-F 2 "" H 3800 3300 60 0000 C CNN
-F 3 "" H 3800 3300 60 0000 C CNN
- 1 3800 3300
- 1 0 0 -1
-$EndComp
-$Comp
-L d_and U2
-U 1 1 5CEE53DC
-P 3800 2700
-F 0 "U2" H 3800 2700 60 0000 C CNN
-F 1 "d_and" H 3850 2800 60 0000 C CNN
-F 2 "" H 3800 2700 60 0000 C CNN
-F 3 "" H 3800 2700 60 0000 C CNN
- 1 3800 2700
- 1 0 0 -1
-$EndComp
-$EndSCHEMATC
diff --git a/src/SubcircuitLibrary/4012/4012.sub b/src/SubcircuitLibrary/4012/4012.sub
deleted file mode 100644
index 65263f03..00000000
--- a/src/SubcircuitLibrary/4012/4012.sub
+++ /dev/null
@@ -1,38 +0,0 @@
-* Subcircuit 4012
-.subckt 4012 net-_u1-pad1_ net-_u1-pad2_ net-_u1-pad3_ net-_u1-pad4_ net-_u1-pad5_ ? ? ? net-_u1-pad9_ net-_u1-pad10_ net-_u1-pad11_ net-_u1-pad12_ net-_u1-pad13_ ?
-* c:\users\malli\esim\src\subcircuitlibrary\4012\4012.cir
-* u8 net-_u6-pad3_ net-_u1-pad1_ d_inverter
-* u9 net-_u7-pad3_ net-_u1-pad13_ d_inverter
-* u4 net-_u1-pad9_ net-_u1-pad10_ net-_u4-pad3_ d_and
-* u5 net-_u1-pad11_ net-_u1-pad12_ net-_u5-pad3_ d_and
-* u7 net-_u4-pad3_ net-_u5-pad3_ net-_u7-pad3_ d_and
-* u6 net-_u2-pad3_ net-_u3-pad3_ net-_u6-pad3_ d_and
-* u3 net-_u1-pad4_ net-_u1-pad5_ net-_u3-pad3_ d_and
-* u2 net-_u1-pad2_ net-_u1-pad3_ net-_u2-pad3_ d_and
-a1 net-_u6-pad3_ net-_u1-pad1_ u8
-a2 net-_u7-pad3_ net-_u1-pad13_ u9
-a3 [net-_u1-pad9_ net-_u1-pad10_ ] net-_u4-pad3_ u4
-a4 [net-_u1-pad11_ net-_u1-pad12_ ] net-_u5-pad3_ u5
-a5 [net-_u4-pad3_ net-_u5-pad3_ ] net-_u7-pad3_ u7
-a6 [net-_u2-pad3_ net-_u3-pad3_ ] net-_u6-pad3_ u6
-a7 [net-_u1-pad4_ net-_u1-pad5_ ] net-_u3-pad3_ u3
-a8 [net-_u1-pad2_ net-_u1-pad3_ ] net-_u2-pad3_ u2
-* Schematic Name: d_inverter, NgSpice Name: d_inverter
-.model u8 d_inverter(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 )
-* Schematic Name: d_inverter, NgSpice Name: d_inverter
-.model u9 d_inverter(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 )
-* Schematic Name: d_and, NgSpice Name: d_and
-.model u4 d_and(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 )
-* Schematic Name: d_and, NgSpice Name: d_and
-.model u5 d_and(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 )
-* Schematic Name: d_and, NgSpice Name: d_and
-.model u7 d_and(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 )
-* Schematic Name: d_and, NgSpice Name: d_and
-.model u6 d_and(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 )
-* Schematic Name: d_and, NgSpice Name: d_and
-.model u3 d_and(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 )
-* Schematic Name: d_and, NgSpice Name: d_and
-.model u2 d_and(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 )
-* Control Statements
-
-.ends 4012 \ No newline at end of file
diff --git a/src/SubcircuitLibrary/4012/4012_Previous_Values.xml b/src/SubcircuitLibrary/4012/4012_Previous_Values.xml
deleted file mode 100644
index 4e7e73b2..00000000
--- a/src/SubcircuitLibrary/4012/4012_Previous_Values.xml
+++ /dev/null
@@ -1 +0,0 @@
-<KicadtoNgspice><analysis><ac><field1 name="Lin">true</field1><field2 name="Dec">false</field2><field3 name="Oct">false</field3><field4 name="Start Frequency" /><field5 name="Stop Frequency" /><field6 name="No. of points" /><field7 name="Start Fre Combo">Hz</field7><field8 name="Stop Fre Combo">Hz</field8></ac><dc><field1 name="Source 1" /><field2 name="Start" /><field3 name="Increment" /><field4 name="Stop" /><field5 name="Operating Point">0</field5><field6 name="Start Combo">Volts or Amperes</field6><field7 name="Increment Combo">Volts or Amperes</field7><field8 name="Stop Combo">Volts or Amperes</field8><field9 name="Source 2" /><field10 name="Start" /><field11 name="Increment" /><field12 name="Stop" /><field13 name="Start Combo">Volts or Amperes</field13><field14 name="Increment Combo">Volts or Amperes</field14><field15 name="Stop Combo">Volts or Amperes</field15></dc><tran><field1 name="Start Time" /><field2 name="Step Time" /><field3 name="Stop Time" /><field4 name="Start Combo">Sec</field4><field5 name="Step Combo">Sec</field5><field6 name="Stop Combo">Sec</field6></tran></analysis><source /><model><u8 name="type">d_inverter<field1 name="Enter Fall Delay (default=1.0e-9)" /><field2 name="Enter Input Load (default=1.0e-12)" /><field3 name="Enter Rise Delay (default=1.0e-9)" /></u8><u9 name="type">d_inverter<field4 name="Enter Fall Delay (default=1.0e-9)" /><field5 name="Enter Input Load (default=1.0e-12)" /><field6 name="Enter Rise Delay (default=1.0e-9)" /></u9><u4 name="type">d_and<field7 name="Enter Fall Delay (default=1.0e-9)" /><field8 name="Enter Input Load (default=1.0e-12)" /><field9 name="Enter Rise Delay (default=1.0e-9)" /></u4><u5 name="type">d_and<field10 name="Enter Fall Delay (default=1.0e-9)" /><field11 name="Enter Input Load (default=1.0e-12)" /><field12 name="Enter Rise Delay (default=1.0e-9)" /></u5><u7 name="type">d_and<field13 name="Enter Fall Delay (default=1.0e-9)" /><field14 name="Enter Input Load (default=1.0e-12)" /><field15 name="Enter Rise Delay (default=1.0e-9)" /></u7><u6 name="type">d_and<field16 name="Enter Fall Delay (default=1.0e-9)" /><field17 name="Enter Input Load (default=1.0e-12)" /><field18 name="Enter Rise Delay (default=1.0e-9)" /></u6><u3 name="type">d_and<field19 name="Enter Fall Delay (default=1.0e-9)" /><field20 name="Enter Input Load (default=1.0e-12)" /><field21 name="Enter Rise Delay (default=1.0e-9)" /></u3><u2 name="type">d_and<field22 name="Enter Fall Delay (default=1.0e-9)" /><field23 name="Enter Input Load (default=1.0e-12)" /><field24 name="Enter Rise Delay (default=1.0e-9)" /></u2></model><devicemodel /><subcircuit /></KicadtoNgspice> \ No newline at end of file
diff --git a/src/SubcircuitLibrary/4012/analysis b/src/SubcircuitLibrary/4012/analysis
deleted file mode 100644
index ebd5c0a9..00000000
--- a/src/SubcircuitLibrary/4012/analysis
+++ /dev/null
@@ -1 +0,0 @@
-.tran 0e-00 0e-00 0e-00 \ No newline at end of file