summaryrefslogtreecommitdiff
path: root/src/SubcircuitLibrary/4025/4025.sub
diff options
context:
space:
mode:
authornilshah982019-07-02 16:42:20 +0530
committernilshah982019-07-02 16:46:12 +0530
commitb085a3df519debbc99acf4ded7e118a1690d6665 (patch)
tree0fc3e5389c2a77a97d1a065875fe87ddee2c23f4 /src/SubcircuitLibrary/4025/4025.sub
parente7cd941bc4a48ff8684e4db6b9dff0efeb51fa6e (diff)
downloadeSim-b085a3df519debbc99acf4ded7e118a1690d6665.tar.gz
eSim-b085a3df519debbc99acf4ded7e118a1690d6665.tar.bz2
eSim-b085a3df519debbc99acf4ded7e118a1690d6665.zip
Subcircuit added by ECE fellows 2019
Diffstat (limited to 'src/SubcircuitLibrary/4025/4025.sub')
-rw-r--r--src/SubcircuitLibrary/4025/4025.sub30
1 files changed, 30 insertions, 0 deletions
diff --git a/src/SubcircuitLibrary/4025/4025.sub b/src/SubcircuitLibrary/4025/4025.sub
new file mode 100644
index 00000000..867617fd
--- /dev/null
+++ b/src/SubcircuitLibrary/4025/4025.sub
@@ -0,0 +1,30 @@
+* Subcircuit 4025
+.subckt 4025 net-_u1-pad1_ net-_u1-pad2_ net-_u1-pad3_ net-_u1-pad4_ net-_u1-pad5_ net-_u1-pad6_ ? net-_u1-pad8_ net-_u1-pad9_ net-_u1-pad10_ net-_u1-pad11_ net-_u1-pad12_ net-_u1-pad13_ ?
+* c:\users\bhargav\esim\src\subcircuitlibrary\4025\4025.cir
+* u3 net-_u1-pad3_ net-_u1-pad4_ net-_u3-pad3_ d_or
+* u6 net-_u3-pad3_ net-_u1-pad5_ net-_u1-pad6_ d_nor
+* u4 net-_u1-pad11_ net-_u1-pad12_ net-_u4-pad3_ d_or
+* u7 net-_u4-pad3_ net-_u1-pad13_ net-_u1-pad10_ d_nor
+* u2 net-_u1-pad1_ net-_u1-pad2_ net-_u2-pad3_ d_or
+* u5 net-_u2-pad3_ net-_u1-pad8_ net-_u1-pad9_ d_nor
+a1 [net-_u1-pad3_ net-_u1-pad4_ ] net-_u3-pad3_ u3
+a2 [net-_u3-pad3_ net-_u1-pad5_ ] net-_u1-pad6_ u6
+a3 [net-_u1-pad11_ net-_u1-pad12_ ] net-_u4-pad3_ u4
+a4 [net-_u4-pad3_ net-_u1-pad13_ ] net-_u1-pad10_ u7
+a5 [net-_u1-pad1_ net-_u1-pad2_ ] net-_u2-pad3_ u2
+a6 [net-_u2-pad3_ net-_u1-pad8_ ] net-_u1-pad9_ u5
+* Schematic Name: d_or, NgSpice Name: d_or
+.model u3 d_or(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 )
+* Schematic Name: d_nor, NgSpice Name: d_nor
+.model u6 d_nor(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 )
+* Schematic Name: d_or, NgSpice Name: d_or
+.model u4 d_or(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 )
+* Schematic Name: d_nor, NgSpice Name: d_nor
+.model u7 d_nor(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 )
+* Schematic Name: d_or, NgSpice Name: d_or
+.model u2 d_or(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 )
+* Schematic Name: d_nor, NgSpice Name: d_nor
+.model u5 d_nor(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 )
+* Control Statements
+
+.ends 4025 \ No newline at end of file