diff options
author | Rahul P | 2020-04-09 18:36:19 +0530 |
---|---|---|
committer | GitHub | 2020-04-09 18:36:19 +0530 |
commit | 6a0ef73be748b4e885d4288dede37fc76ad95158 (patch) | |
tree | abf923d3c1559d26fc2324e53b2711907f433db9 /Examples/Mixed_Mode/Cmosinverter/Cmosinverter.cir.out | |
parent | 71d2ee1a0984569bd4069c953422144c3ce8f29b (diff) | |
parent | 26db6439a3038b92d23ade0a2bcf37ba57c87f7b (diff) | |
download | eSim-6a0ef73be748b4e885d4288dede37fc76ad95158.tar.gz eSim-6a0ef73be748b4e885d4288dede37fc76ad95158.tar.bz2 eSim-6a0ef73be748b4e885d4288dede37fc76ad95158.zip |
Merge pull request #149 from rahulp13/master
resolved issues with rename and refresh projects, empty path
Diffstat (limited to 'Examples/Mixed_Mode/Cmosinverter/Cmosinverter.cir.out')
-rw-r--r-- | Examples/Mixed_Mode/Cmosinverter/Cmosinverter.cir.out | 45 |
1 files changed, 45 insertions, 0 deletions
diff --git a/Examples/Mixed_Mode/Cmosinverter/Cmosinverter.cir.out b/Examples/Mixed_Mode/Cmosinverter/Cmosinverter.cir.out new file mode 100644 index 00000000..9cebe968 --- /dev/null +++ b/Examples/Mixed_Mode/Cmosinverter/Cmosinverter.cir.out @@ -0,0 +1,45 @@ +* /home/saurabh/esim-workspace/cmosinvertor/cmosinvertor.cir + +.include INVCMOS.sub +* u2 out1 plot_v1 +x1 out7 out1 INVCMOS +x2 out1 out2 INVCMOS +x3 out2 out3 INVCMOS +* u3 out2 plot_v1 +* u4 out3 plot_v1 +x4 out3 out4 INVCMOS +* u5 out4 plot_v1 +x5 out4 out5 INVCMOS +* u6 out5 plot_v1 +x6 out5 out6 INVCMOS +* u7 out6 plot_v1 +* u8 out7 plot_v1 +* u9 out6 net-_u1-pad1_ adc_bridge_1 +* u10 net-_u1-pad2_ out7 dac_bridge_1 +* u1 net-_u1-pad1_ net-_u1-pad2_ inverter +a1 [out6 ] [net-_u1-pad1_ ] u9 +a2 [net-_u1-pad2_ ] [out7 ] u10 +a3 [net-_u1-pad1_ ] [net-_u1-pad2_ ] u1 +* Schematic Name: adc_bridge_1, NgSpice Name: adc_bridge +.model u9 adc_bridge(fall_delay=1.0e-6 in_high=2.0 rise_delay=1.0e-6 in_low=1.0 ) +* Schematic Name: dac_bridge_1, NgSpice Name: dac_bridge +.model u10 dac_bridge(out_undef=0.5 out_low=0.0 out_high=5.0 t_rise=1.0e-6 t_fall=1.0e-6 input_load=1.0e-12 ) +* Schematic Name: inverter, NgSpice Name: inverter +.model u1 inverter(fall_delay=1.0e-6 input_load=1.0e-12 rise_delay=1.0e-6 instance_id=1 ) +.tran 1e-03 200e-03 0e-00 + +* Control Statements +.control +option noopalter +run +print allv > plot_data_v.txt +print alli > plot_data_i.txt +plot v(out1) +plot v(out2) +plot v(out3) +plot v(out4) +plot v(out5) +plot v(out6) +plot v(out7) +.endc +.end |