summaryrefslogtreecommitdiff
path: root/Examples/Full_Adder/full_adder.cir.out
diff options
context:
space:
mode:
authorFahim2015-08-19 15:49:33 +0530
committerFahim2015-08-19 15:49:33 +0530
commit5e81c99de1606d01c5d07fbe35005ad5a4298c7f (patch)
treef380242a8f6f4133a2eca5fc5efbf4a49be811ed /Examples/Full_Adder/full_adder.cir.out
parent0a10771024b1b82b69b23aa770a664b8653f985e (diff)
downloadeSim-5e81c99de1606d01c5d07fbe35005ad5a4298c7f.tar.gz
eSim-5e81c99de1606d01c5d07fbe35005ad5a4298c7f.tar.bz2
eSim-5e81c99de1606d01c5d07fbe35005ad5a4298c7f.zip
Modified Example
Diffstat (limited to 'Examples/Full_Adder/full_adder.cir.out')
-rw-r--r--Examples/Full_Adder/full_adder.cir.out19
1 files changed, 0 insertions, 19 deletions
diff --git a/Examples/Full_Adder/full_adder.cir.out b/Examples/Full_Adder/full_adder.cir.out
deleted file mode 100644
index b90ce70d..00000000
--- a/Examples/Full_Adder/full_adder.cir.out
+++ /dev/null
@@ -1,19 +0,0 @@
-* eeschema netlist version 1.1 (spice format) creation date: wed jun 24 12:24:33 2015
-
-.include half_adder.sub
-x1 8 7 6 2 half_adder
-x2 5 6 4 3 half_adder
-* u1 8 7 5 4 1 port
-* u2 3 2 1 d_or
-a1 [3 2 ] 1 u2
-* Schematic Name: d_or, NgSpice Name: d_or
-.model u2 d_or(fall_delay=1.0e-9 input_load=1.0e-12 rise_delay=1.0e-9 )
-.ac lin 0 0Hz 0Hz
-
-* Control Statements
-.control
-run
-print allv > plot_data_v.txt
-print alli > plot_data_i.txt
-.endc
-.end